首页>DSP56321RM>规格书详情

DSP56321RM中文资料恩XP数据手册PDF规格书

PDF无图
厂商型号

DSP56321RM

功能描述

24-Bit Digital Signal Processor

文件大小

1.91223 Mbytes

页面数量

84

生产厂商

恩XP

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-10-10 11:24:00

人工找货

DSP56321RM价格和库存,欢迎联系客服免费人工找货

DSP56321RM规格书详情

特性 Features

High-Performance

DSP56300 Core

• 275 million multiply-accumulates per second (MMACS) (550 MMACS using the EFCOP in filtering

applications) with a 275 MHz clock at 1.6 V core and 3.3 V I/O

• Object code compatible with the DSP56000 core with highly parallel instruction set

• Data arithmetic logic unit (Data ALU) with fully pipelined 24 × 24-bit parallel Multiplier-Accumulator (MAC),

56-bit parallel barrel shifter (fast shift and normalization; bit stream generation and

parsing), conditional

ALU instructions, and 24-bit or 16-bit arithmetic support under software control

• Program control unit (PCU) with position independent code (PIC) support, addressing modes optimized for

DSP applications (including immediate offsets), internal instruction cache controller, internal memoryexpandable

hardware stack, nested hardware DO loops, and fast auto-return interrupts

• Direct memory access (DMA) with six DMA channels supporting internal and external accesses; one-, two-

, and three-dimensional transfers (including circular buffering); end-of-block-transfer interrupts; and

triggering from interrupt lines and all peripherals

• Phase-lock loop (PLL) allows change of low-power divide factor (DF) without loss of lock and output clock

with skew elimination

• Hardware debugging support including on-chip emulation (OnCE) module, Joint Test Action Group (JTAG)

test access port (TAP)

Enhanced Filter

Coprocessor (EFCOP)

• Internal 24 × 24-bit filtering and echo-cancellation coprocessor that runs in parallel to the DSP core

• Operation at the same frequency as the core (up to 275 MHz)

• Support for a variety of filter modes, some of which are optimized for cellular base station applications:

• Real finite impulse response (FIR) with real taps

• Complex FIR with complex taps

• Complex FIR generating pure real or pure imaginary outputs alternately

• A 4-bit decimation factor in FIR filters, thus providing a decimation ratio up to 16

• Direct form 1 (DFI) Infinite Impulse Response (IIR) filter

• Direct form 2 (DFII) IIR filter

• Four scaling factors (1, 4, 8, 16) for IIR output

• Adaptive FIR filter with true least mean square (LMS) coefficient updates

• Adaptive FIR filter with delayed LMS coefficient updates

Internal Peripherals

Enhanced 8-bit parallel host interface (HI08) supports a variety of buses (for example, ISA) and provides

glueless connection to a number of industry-standard microcomputers, microprocessors, and DSPs

Two enhanced synchronous serial interfaces (ESSI), each with one receiver and three transmitters (allows

six-channel home theater)

Serial communications interface (SCI) with baud rate generator

Triple timer module

Up to 34 programmable general-purpose input/output (GPIO) pins, depending on which peripherals are

enabled

Applications

DSP56321 applications require high performance, low power, small packaging, and a large amount of internal

memory. The EFCOP can accelerate general filtering applications. Examples include:

• Wireless and wireline infrastructure applications

• Multi-channel wireless local loop systems

• Security encryption systems

• Home entertainment systems

• DSP resource boards

• High-speed modem banks

• IP telephony

产品属性

  • 型号:

    DSP56321RM

  • 功能描述:

    DSP56321 Reference Manual Addendum

供应商 型号 品牌 批号 封装 库存 备注 价格
FREESCALE
25+
BGA
602
原装正品,假一罚十!
询价
FREESCAL
0515+
BGA
548
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
Freescale
25+
BGA
2140
全新原装!现货特价供应
询价
FREESCA
25+
FBGA
19
百分百原装正品 真实公司现货库存 本公司只做原装 可
询价
FREESCALE
2023+
BGA196
5800
进口原装,现货热卖
询价
恩XP
20+
MAPBGA-196
15988
NXP全新DSP-可开原型号增税票
询价
MOTOROL
24+
BGA
80000
只做自己库存 全新原装进口正品假一赔百 可开13%增
询价
MOTOROLA
2138+
BGA
8960
专营BGA,QFP原装现货,假一赔十
询价
FREESCALE
23+
BGA
3000
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、
询价
FREESCAL
25+23+
BGA
23166
绝对原装正品全新进口深圳现货
询价