首页>DSP56311VF150>规格书详情

DSP56311VF150中文资料飞思卡尔数据手册PDF规格书

DSP56311VF150
厂商型号

DSP56311VF150

功能描述

24-Bit Digital Signal Processor

文件大小

1.66698 Mbytes

页面数量

96

生产厂商 Freescale Semiconductor, Inc
企业简称

FREESCALE飞思卡尔

中文名称

飞思卡尔半导体官网

原厂标识
FREESCALE
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-8-3 23:00:00

人工找货

DSP56311VF150价格和库存,欢迎联系客服免费人工找货

DSP56311VF150规格书详情

The DSP56311 is intended for applications requiring a large amount of internal memory, such as networking and wireless infrastructure applications. The onboard EFCOP can accelerate general filtering applications, such as echo-cancellation applications, correlation, and general-purpose convolution based algorithms.

The Freescale DSP56311, a member of the DSP56300 DSP family, supports network applications with general filtering operations. The Enhanced Filter Coprocessor (EFCOP) executes filter algorithms in parallel with core operations enhancing signal quality with no impact on channel throughput or total channels supported. The result is increased overall performance. Like the other DSP56300 family members, the DSP56311 uses a high-performance, single-clock-cycle-per- instruction engine (DSP56000 code-compatible), a barrel shifter, 24-bit addressing, an instruction cache, and a direct memory access (DMA) controller (see Figure 1). The DSP56311 performs at up to 150 million multiply-accumulates per second (MMACS), attaining up to 300 MMACS when the EFCOP is in use. It operates with an internal 150 MHz clock with a 1.8 volt core and independent 3.3 volt input/output (I/O) power.

特性 Features

High-Performance DSP56300 Core

• Up to 150 million multiply-accumulates per second (MMACS) (300 MMACS using the EFCOP in filtering applications) with a 150 MHz clock at 1.8 V core and 3.3 V I/O

• Object code compatible with the DSP56000 core with highly parallel instruction set

• Data arithmetic logic unit (Data ALU) with fully pipelined 24 × 24-bit parallel Multiplier-Accumulator (MAC), 56-bit parallel barrel shifter (fast shift and normalization; bit stream generation and parsing), conditional ALU instructions, and 24-bit or 16-bit arithmetic support under software control

• Program control unit (PCU) with position-independent code (PIC) support, addressing modes optimized for DSP applications (including immediate offsets), internal instruction cache controller, internal memory expandable hardware stack, nested hardware DO loops, and fast auto-return interrupts

• Direct memory access (DMA) with six DMA channels supporting internal and external accesses; one-, two- , and three-dimensional transfers (including circular buffering); end-of-block-transfer interrupts; and triggering from interrupt lines and all peripherals

• Phase-lock loop (PLL) allows change of low-power divide factor (DF) without loss of lock and output clock with skew elimination

• Hardware debugging support including on-chip emulation (OnCE‘) module, Joint Test Action Group (JTAG) test access port (TAP)

Enhanced Filter Coprocessor (EFCOP)

• Internal 24 × 24-bit filtering and echo-cancellation coprocessor that runs in parallel to the DSP core

• Operation at the same frequency as the core (up to 150 MHz)

• Support for a variety of filter modes, some of which are optimized for cellular base station applications:

• Real finite impulse response (FIR) with real taps

• Complex FIR with complex taps

• Complex FIR generating pure real or pure imaginary outputs alternately

• A 4-bit decimation factor in FIR filters, thus providing a decimation ratio up to 16

• Direct form 1 (DFI) Infinite Impulse Response (IIR) filter

• Direct form 2 (DFII) IIR filter

• Four scaling factors (1, 4, 8, 16) for IIR output

• Adaptive FIR filter with true least mean square (LMS) coefficient updates

• Adaptive FIR filter with delayed LMS coefficient updates

Internal Peripherals

• Enhanced 8-bit parallel host interface (HI08) supports a variety of buses (for example, ISA) and provides glueless connection to a number of industry-standard microcomputers, microprocessors, and DSPs

• Two enhanced synchronous serial interfaces (ESSI), each with one receiver and three transmitters (allows six-channel home theater)

• Serial communications interface (SCI) with baud rate generator

• Triple timer module

• Up to 34 programmable general-purpose input/output (GPIO) pins, depending on which peripherals are enabled

产品属性

  • 型号:

    DSP56311VF150

  • 功能描述:

    数字信号处理器和控制器 - DSP, DSC 150Mhz/300MMACS 150Mhz EFCOP

  • RoHS:

  • 制造商:

    Microchip Technology

  • 核心:

    dsPIC

  • 数据总线宽度:

    16 bit

  • 程序存储器大小:

    16 KB 数据 RAM

  • 大小:

    2 KB

  • 最大时钟频率:

    40 MHz

  • 可编程输入/输出端数量:

    35

  • 定时器数量:

    3

  • 设备每秒兆指令数:

    50 MIPs

  • 工作电源电压:

    3.3 V

  • 最大工作温度:

    + 85 C

  • 封装/箱体:

    TQFP-44

  • 安装风格:

    SMD/SMT

供应商 型号 品牌 批号 封装 库存 备注 价格
FREESCALE
24+
NA/
3269
原装现货,当天可交货,原型号开票
询价
FREESCALE
25+
BGA
996880
只做原装,欢迎来电资询
询价
Freescale
24+
BGA
20000
全新原厂原装,进口正品现货,正规渠道可含税!!
询价
Freescale
23+
BGA
120
只做原装全系列供应价格优势
询价
Freesca
2017+
BGA
6528
只做原装正品!假一赔十!
询价
MOTOROLA
22+
BGA
8000
原装正品支持实单
询价
Mor
25+
SOP
3200
全新原装、诚信经营、公司现货销售
询价
Freesc
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
询价
FRS
24+
224
询价
Freescale Semiconductor
7
公司优势库存 热卖中!
询价