首页>DSP56305UMSLASHD>规格书详情
DSP56305UMSLASHD中文资料恩智浦数据手册PDF规格书
DSP56305UMSLASHD规格书详情
Features
High-Performance DSP56300 Core
• 80/100 million instructions per second (MIPS) with a 80/100 MHz clock at 3.0–3.6 V
• Object code compatible with the DSP56000 core with highly parallel instruction set
• Data Arithmetic Logic Unit (Data ALU) with fully pipelined 24 ´ 24-bit parallel
Multiplier-Accumulator (MAC), 56-bit parallel barrel shifter (fast shift and normalization; bit stream
generation and parsing), conditional ALU instructions, and 24-bit or 16-bit arithmetic support under
software control
• Program Control Unit (PCU) with Position Independent Code (PIC) support, addressing modes
optimized for DSP applications (including immediate offsets), on-chip instruction cache controller,
on-chip memory-expandable hardware stack, nested hardware DO loops, and fast auto-return interrupts
• Direct Memory Access (DMA) with six DMA channels supporting internal and external accesses;
one-, two-, and three-dimensional transfers (including circular buffering); end-of-block-transfer
interrupts; and triggering from interrupt lines and all peripherals
• Phase Lock Loop (PLL) allows change of low-power Divide Factor (DF) without loss of lock and
output clock with skew elimination
• Hardware debugging support including On-Chip Emulation (OnCEÔ) module, Joint Test Action
Group (JTAG) Test Access Port (TAP)
On-Chip Coprocessors
• The Filter Coprocessor (FCOP) implements a wide variety of convolution and correlation filtering
algorithms. In GSM applications, the FCOP cross-correlates between the received training sequence
and a known midamble sequence to estimate the channel impulse response, and then performs match
filtering of received data symbols using coefficients derived from that estimated channel.
• The Viterbi Coprocessor (VCOP) implements a Maximum Likelihood Sequential Estimation (MLSE)
algorithm for channel decoding and equalization (uplink) and channel convolution coding (downlink).
The VCOP supports constraint lengths (k) of 4, 5, 6, or 7 with number of states 8, 16, 32, or 64,
respectively; code rates of 1/2, 1/3, 1/4, or 1/6; and trace-back Trellis depth of 36.
• The Cyclic-code Coprocessor (CCOP) executes cyclic code calculations for data ciphering and
deciphering, as well as parity code generation and check. The CCOP is fully programmable and not
dedicated to a specific algorithm, but it is well suited for GSM A5.1 and A5.2 data ciphering
algorithms. The CCOP can generate mask sequences for data ciphering, and supports Fire encode and
decode for burst error correction, as well as generation of Cyclic Redundancy Code (CRC) syndrome
for any polynomial of any degree up to 48.
On-Chip Peripherals
• 32-bit parallel PCI/Universal Host Interface (HI32), PCI Rev. 2.1 compliant with glueless interface to
other DSP563xx buses or ISA interface requiring only 74LS45-style buffers
• Two enhanced synchronous serial interfaces (ESSI), each with one receiver and three transmitters
(allows six-channel home theater)
• Serial communications interface (SCI) with baud rate generator
• Triple timer module
• Up to forty-two programmable general-purpose input/output (GPIO) pins, depending on which
peripherals are enabled
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
FREESCALE |
23+ |
NA |
19960 |
只做进口原装,终端工厂免费送样 |
询价 | ||
FREESCALE |
1532+ |
QFP |
5000 |
原装正品现货诚信经营,特价热卖!量大可订货! |
询价 | ||
FREESCALE |
25+ |
QFP |
996880 |
只做原装,欢迎来电资询 |
询价 | ||
MOTOROLA |
05+ |
原厂原装 |
4272 |
只做全新原装真实现货供应 |
询价 | ||
23+ |
QFP |
10000 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
询价 | |||
MOTOROLA |
04+ |
BGA |
185 |
询价 | |||
Freesca |
2017+ |
BGA |
6528 |
只做原装正品!假一赔十! |
询价 | ||
FREESCALE |
25+ |
BGA |
1250 |
大量现货库存,提供一站式服务! |
询价 | ||
FREESCALE |
23+ |
TQFP144 |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
N/A |
23+ |
80000 |
专注配单,只做原装进口现货 |
询价 |