首页>DSP56002PV80>规格书详情
DSP56002PV80中文资料摩托罗拉数据手册PDF规格书
DSP56002PV80规格书详情
The DSP56002 and the DSP56L002 are MPU-style general purpose Digital Signal Processors (DSPs), composed of an efficient 24-bit digital signal processor core, program and data memories, various peripherals, and support circuitry.
DSP56002/L002 Features
Digital Signal Processing Core
• Efficient, object code compatible, 24-bit 56000-Family DSP engine
— Up to 33 Million Instructions Per Second (MIPS) – 30.3 ns instruction cycle at 66 MHz
— Up to 198 Million Operations Per Second (MOPS) at 66 MHz
— Performs a 1024-point complex Fast Fourier Transform (FFT) in 59,898 clocks
— Highly parallel instruction set with unique DSP addressing modes
— Two 56-bit accumulators including extension byte
— Parallel 24 × 24-bit multiply-accumulate in 1 instruction cycle (2 clock cycles)
— Double precision 48 × 48-bit multiply with 96-bit result in 6 instruction cycles
— 56-bit Addition/Subtraction in 1 instruction cycle
— Fractional and integer arithmetic with support for multiprecision arithmetic
— Hardware support for block-floating point FFT
— Hardware nested DO loops
— Zero-overhead fast interrupts (2 instruction cycles)
— Four 24-bit internal data buses and three 16-bit internal address buses for maximum information transfer on-chip
Memory
• On-chip Harvard architecture permitting simultaneous accesses to program and two data memories
• 512 × 24-bit on-chip program RAM and 64 × 24-bit bootstrap ROM
• Two 256 × 24-bit on-chip data RAMs
• Two 256 × 24-bit on-chip data ROMs containing sine, A-law and µ-law tables
• External memory expansion with 16-bit address and 24-bit data buses
• Bootstrap loading from external data bus, Host Interface, or Serial Communications Interface
Peripheral and Support Circuits
• Byte-wide Host Interface (HI) with direct memory access support
• Synchronous Serial Interface (SSI) to communicate with codecs and synchronous serial devices
— Up to 32 software-selectable time slots in network mode
• Serial Communication Interface (SCI) for full-duplex asynchronous communications
• 24-bit Timer/Event Counter also generates and measures digital waveforms
• On-chip peripheral registers memory mapped in data memory space
• Double buffered peripherals
• Up to 25 general purpose I/O (GPIO) pins
• Three external interrupt request pins; one non-maskable
• On-Chip Emulation (OnCE) port for unobtrusive, processor speed-independent debugging
• Software-programmable, Phase-Locked Loop-based (PLL) frequency synthesizer for the core clock
• Power-saving Wait and Stop modes
• Fully static, HCMOS design for operating frequencies from 66 MHz or 40 MHz down to DC
• 132-pin Ceramic Pin Grid Array (PGA) package; 13 × 13 array
• 132-pin Plastic Quad Flat Pack (PQFP) surface-mount package; 24 × 24 × 4 mm
• 144-pin Thin Quad Flat Pack (TQFP) surface-mount package; 20 × 20 × 1.4 mm
• 3.3 V (DSP56L002) and 5 V (DSP56002) Power supply options
产品属性
- 型号:
DSP56002PV80
- 制造商:
MOTOROLA
- 制造商全称:
Motorola, Inc
- 功能描述:
24-BIT DIGITAL SIGNAL PROCESSOR
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
FREESCALE |
25+ |
QFP |
1250 |
大量现货库存,提供一站式服务! |
询价 | ||
TI/TEXAS |
23+ |
QFP |
8931 |
询价 | |||
MOTOROLA |
1824+ |
QFP-144 |
2693 |
原装现货专业代理,可以代拷程序 |
询价 | ||
MOTOROLA/摩托罗拉 |
23+ |
TQFP144 |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
FREESCALE |
25+ |
QFP |
996880 |
只做原装,欢迎来电资询 |
询价 | ||
MOTOROLA |
22+ |
QFP |
25000 |
只有原装原装,支持BOM配单 |
询价 | ||
FREESCALE |
23+ |
TQFP-144 |
65480 |
询价 | |||
MOTOROLA |
22+ |
TQFP144 |
2000 |
原装正品现货 |
询价 | ||
MOT |
24+ |
QFP |
30617 |
一级代理全新原装热卖 |
询价 | ||
MOTO |
04+ |
QFP |
77 |
全新进口原装绝对公司现货特价! |
询价 |