首页 >丝印反查>DS90CF384MTD

型号下载 订购功能描述制造商 上传企业LOGO

DS90CF384MTD/NOPB

丝印:DS90CF384MTD;Package:TSSOP;DS90C383/DS90CF384 3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz, 3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65 MHz

General Description The DS90C383 transmitter converts 28 bits of LVCMOS/ LVTTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bit

文件:811.57 Kbytes 页数:30 Pages

TI

德州仪器

DS90CF384MTD/NOPB.B

丝印:DS90CF384MTD;Package:TSSOP;DS90C383/DS90CF384 3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz, 3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65 MHz

General Description The DS90C383 transmitter converts 28 bits of LVCMOS/ LVTTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bit

文件:811.57 Kbytes 页数:30 Pages

TI

德州仪器

DS90CF384MTDSLASHNOPB

丝印:DS90CF384MTD;Package:TSSOP;DS90C383/DS90CF384 3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz, 3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65 MHz

General Description The DS90C383 transmitter converts 28 bits of LVCMOS/ LVTTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bit

文件:811.57 Kbytes 页数:30 Pages

TI

德州仪器

DS90CF384MTDSLASHNOPB.B

丝印:DS90CF384MTD;Package:TSSOP;DS90C383/DS90CF384 3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz, 3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65 MHz

General Description The DS90C383 transmitter converts 28 bits of LVCMOS/ LVTTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bit

文件:811.57 Kbytes 页数:30 Pages

TI

德州仪器

DS90CF384MTDX/NOPB

丝印:DS90CF384MTD;Package:TSSOP;DS90C383/DS90CF384 3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz, 3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65 MHz

General Description The DS90C383 transmitter converts 28 bits of LVCMOS/ LVTTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bit

文件:811.57 Kbytes 页数:30 Pages

TI

德州仪器

DS90CF384MTDX/NOPB.B

丝印:DS90CF384MTD;Package:TSSOP;DS90C383/DS90CF384 3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz, 3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65 MHz

General Description The DS90C383 transmitter converts 28 bits of LVCMOS/ LVTTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bit

文件:811.57 Kbytes 页数:30 Pages

TI

德州仪器

DS90CF384MTDXSLASHNOPB

丝印:DS90CF384MTD;Package:TSSOP;DS90C383/DS90CF384 3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz, 3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65 MHz

General Description The DS90C383 transmitter converts 28 bits of LVCMOS/ LVTTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bit

文件:811.57 Kbytes 页数:30 Pages

TI

德州仪器

DS90CF384MTDXSLASHNOPB.B

丝印:DS90CF384MTD;Package:TSSOP;DS90C383/DS90CF384 3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz, 3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65 MHz

General Description The DS90C383 transmitter converts 28 bits of LVCMOS/ LVTTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bit

文件:811.57 Kbytes 页数:30 Pages

TI

德州仪器

DS90CF384MTD/NOPB

丝印:DS90CF384MTD;Package:TSSOP;DS90C383/DS90CF384 3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz, 3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65 MHz

General Description The DS90C383 transmitter converts 28 bits of LVCMOS/ LVTTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bit

文件:811.57 Kbytes 页数:30 Pages

TI

德州仪器

DS90CF384MTD/NOPB.B

丝印:DS90CF384MTD;Package:TSSOP;DS90C383/DS90CF384 3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz, 3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65 MHz

General Description The DS90C383 transmitter converts 28 bits of LVCMOS/ LVTTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bit

文件:811.57 Kbytes 页数:30 Pages

TI

德州仪器

供应商型号品牌批号封装库存备注价格
NS
05+
SOP
4370
全新原装进口自己库存优势
询价
NS
2016+
TSSOP56
1000
只做原装,假一罚十,公司可开17%增值税发票!
询价
NS
24+
TSSOP
7000
询价
NS
00+
TSS0P56
873
全新原装100真实现货供应
询价
原厂正品
23+
TSSOP
5000
原装正品,假一罚十
询价
NS
25+
TSSOP
3600
绝对原装!现货热卖!
询价
23+
原装原封
8888
专做原装正品,假一罚百!
询价
NS
18+
TSSOP-56
85600
保证进口原装可开17%增值税发票
询价
NS
20+
TSSOP
2960
诚信交易大量库存现货
询价
NS
23+
TSSOP56
30000
代理全新原装现货,价格优势
询价
更多DS90CF384MTD供应商 更新时间2025-9-15 9:34:00