首页>CY7C1361A-117AI>规格书详情
CY7C1361A-117AI中文资料赛普拉斯数据手册PDF规格书
相关芯片规格书
更多CY7C1361A-117AI规格书详情
Functional Description
The Cypress Synchronous Burst SRAM family employs high-speed, low-power CMOS designs using advanced triple-layer polysilicon, double-layer metal technology. Each memory cell consists of four transistors and two high-valued resistors.
特性 Features
• Fast access times: 6.0, 6.5, 7.0, and 8.0ns
• Fast clock speed: 150, 133, 117, and 100MHz
• Fast OE access times: 3.5 ns and 4.0 ns
• Optimal for depth expansion (one cycle chip deselect to eliminate bus contention)
• 3.3V –5 and +10 power supply
• 3.3V or 2.5V I/O supply
• 5V tolerant inputs except I/Os
• Clamp diodes to VSS at all inputs and outputs
• Common data inputs and data outputs
• Byte Write Enable and Global Write control
• Multiple chip enables for depth expansion: A package version and two chip enables for BG and AJ package versions
• Address pipeline capability
• Address, data, and control registers
• Internally self-timed Write cycle
• Burst control pins (interleaved or linear burst sequence)
• Automatic power-down feature available using ZZ mode or CE deselect.
• JTAG boundary scan for BG and AJ package version
• Low-profile 119-bump 14-mm × 22-mm PBGA (Ball Grid Array) and 100-pin TQFP packages
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
CYPRESS |
24+ |
TQFP |
160 |
询价 | |||
CYPRESS |
2022 |
PLCC |
66 |
原装库存特价销售 |
询价 | ||
Cypress |
22+ |
100TQFP (14x20) |
9000 |
原厂渠道,现货配单 |
询价 | ||
CYPRESS |
05+ |
原厂原装 |
4360 |
只做全新原装真实现货供应 |
询价 | ||
Cypress |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
CYPRESS/赛普拉斯 |
22+ |
QFP |
20000 |
原装现货,实单支持 |
询价 | ||
CYPRESS |
1825+ |
QFP100 |
6528 |
只做原装正品现货!或订货假一赔十! |
询价 | ||
CYP |
2020+ |
QFP |
4500 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
询价 | ||
CYPRESS |
24+ |
BGA |
37500 |
原装正品现货,价格有优势! |
询价 | ||
CYPRESS |
2001 |
TQFP |
160 |
原装现货海量库存欢迎咨询 |
询价 |