首页>CY7C1313BV18-167BZC>规格书详情
CY7C1313BV18-167BZC集成电路(IC)的存储器规格书PDF中文资料

厂商型号 |
CY7C1313BV18-167BZC |
参数属性 | CY7C1313BV18-167BZC 封装/外壳为165-LBGA;包装为卷带(TR);类别为集成电路(IC)的存储器;产品描述:IC SRAM 18MBIT PARALLEL 165FBGA |
功能描述 | 18-Mbit QDR-II SRAM 4-Word Burst Architecture |
封装外壳 | 165-LBGA |
文件大小 |
259.029 Kbytes |
页面数量 |
23 页 |
生产厂商 | CypressSemiconductor |
企业简称 |
CYPRESS【赛普拉斯】 |
中文名称 | 赛普拉斯半导体公司官网 |
原厂标识 | ![]() |
数据手册 | |
更新时间 | 2025-7-1 23:00:00 |
人工找货 | CY7C1313BV18-167BZC价格和库存,欢迎联系客服免费人工找货 |
CY7C1313BV18-167BZC规格书详情
Functional Description
The CY7C1311BV18, CY7C1911BV18, CY7C1313BV18, and CY7C1315BV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR™-II architecture. QDR-II architecture consists of two separate ports to access the memory array. The Read port has dedicated Data Outputs to support Read operations and the Write port has dedicated Data Inputs to support Write operations. QDR-II architecture has separate data inputs and data outputs to completely eliminate the need to “turn-around” the data bus required with common I/O devices.
Features
• Separate Independent Read and Write data ports
— Supports concurrent transactions
• 300-MHz clock for high bandwidth
• 4-Word Burst for reducing address bus frequency
• Double Data Rate (DDR) interfaces on both Read and Write ports (data transferred at 600 MHz) at 300 MHz
• Two input clocks (K and K) for precise DDR timing
— SRAM uses rising edges only
• Two input clocks for output data (C and C) to minimize clock-skew and flight-time mismatches
• Echo clocks (CQ and CQ) simplify data capture in high-speed systems
• Single multiplexed address input bus latches address inputs for both Read and Write ports
• Separate Port Selects for depth expansion
• Synchronous internally self-timed writes
• Available in x 8, x 9, x 18, and x 36 configurations
• Full data coherency providing most current data
• Core VDD = 1.8 (±0.1V); I/O VDDQ = 1.4V to VDD
• Available in 165-ball FBGA package (13 x 15 x 1.4 mm)
• Offered in both lead-free and non-lead free packages
• Variable drive HSTL output buffers
• JTAG 1149.1 compatible test access port
• Delay Lock Loop (DLL) for accurate data placement
产品属性
- 产品编号:
CY7C1313BV18-167BZC
- 制造商:
Cypress Semiconductor Corp
- 类别:
集成电路(IC) > 存储器
- 包装:
卷带(TR)
- 存储器类型:
易失
- 存储器格式:
SRAM
- 技术:
SRAM - 同步,QDR II
- 存储容量:
18Mb(1M x 18)
- 存储器接口:
并联
- 电压 - 供电:
1.7V ~ 1.9V
- 工作温度:
0°C ~ 70°C(TA)
- 安装类型:
表面贴装型
- 封装/外壳:
165-LBGA
- 供应商器件封装:
165-FBGA(13x15)
- 描述:
IC SRAM 18MBIT PARALLEL 165FBGA
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
CYPRESS(赛普拉斯) |
24+ |
LBGA165 |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | ||
CYPRESS/赛普拉斯 |
24+ |
NA/ |
24 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
CYPRESS |
2016+ |
BGA |
1980 |
只做原装,假一罚十,公司可开17%增值税发票! |
询价 | ||
CYPRESS/赛普拉斯 |
1922+ |
BGA |
6852 |
只做原装正品现货!或订货假一赔十! |
询价 | ||
CYPRESS/赛普拉斯 |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
CYPRESS |
23+ |
BGAQFP |
8659 |
原装公司现货!原装正品价格优势. |
询价 | ||
CYPRESS |
23+ |
BGA |
37154 |
公司原装现货!主营品牌!可含税欢迎查询 |
询价 | ||
CYPRESS |
2138+ |
原厂标准封装 |
8960 |
代理CYPRESS全系列芯片,原装现货 |
询价 | ||
CYPRESS |
25+23+ |
BGA |
43812 |
绝对原装正品全新进口深圳现货 |
询价 | ||
CYPRESS |
FBGA165 |
2809 |
正品原装--自家现货-实单可谈 |
询价 |