首页>CY7C1313AV18-167BZC>规格书详情

CY7C1313AV18-167BZC中文资料赛普拉斯数据手册PDF规格书

CY7C1313AV18-167BZC
厂商型号

CY7C1313AV18-167BZC

功能描述

18-Mb QDRTM-II SRAM 4-Word Burst Architecture

文件大小

327.27 Kbytes

页面数量

22

生产厂商 CypressSemiconductor
企业简称

CYPRESS赛普拉斯

中文名称

赛普拉斯半导体公司官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-7-1 20:00:00

人工找货

CY7C1313AV18-167BZC价格和库存,欢迎联系客服免费人工找货

CY7C1313AV18-167BZC规格书详情

Functional Description

The CY7C1311AV18/CY7C1313AV18/CY7C1315AV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR-II architecture. QDR-II architecture consists of two separate ports to access the memory array. The Read port has dedicated Data Outputs to support Read operations and the Write Port has dedicated Data Inputs to support Write operations. QDR-II architecture has separate data inputs and data outputs to completely eliminate the need to “turn-around” the data bus required with common I/O devices. Access to each port is accomplished through a common address bus. Addresses for Read and Write addresses are latched on alternate rising edges of the input (K) clock. Accesses to the QDR-II Read and Write ports are completely independent of one another. In order to maximize data throughput, both Read and Write ports are equipped with Double Data Rate (DDR) interfaces. Each address location is associated with four 8-bit words (CY7C1311AV18) or 18-bit words (CY7C1313AV18) or 36-bit words (CY7C1315AV18) that burst sequentially into or out of the device. Since data can be transferred into and out of the device on every rising edge of both input clocks (K and K and C and C), memory bandwidth is maximized while simplifying system design by eliminating bus “turn-arounds”.

Depth expansion is accomplished with Port Selects for each port. Port selects allow each port to operate independently.

All synchronous inputs pass through input registers controlled by the K or K input clocks. All data outputs pass through output registers controlled by the C or C input clocks. Writes are conducted with on-chip synchronous self-timed write circuitry.

Features

• Separate Independent Read and Write Data Ports

— Supports concurrent transactions

• 250-MHz Clock for High Bandwidth

• 4-Word Burst for reducing address bus frequency

• Double Data Rate (DDR) interfaces on both Read and Write Ports (data transferred at 500 MHz) at 250 MHz

• Two input clocks (K and K) for precise DDR timing

— SRAM uses rising edges only

• Two output clocks (C and C) accounts for clock skew and flight time mismatching

• Echo clocks (CQ and CQ) simplify data capture in high speed systems

• Single multiplexed address input bus latches address inputs for both Read and Write ports

• Separate Port Selects for depth expansion

• Synchronous internally self-timed writes

• Available in ×8, ×18, and ×36 configurations

• Full data coherancy providing most current data

• Core Vdd=1.8(+/-0.1V);I/O Vddq=1.4V to Vdd)

• 13 × 15 x 1.4 mm 1.0-mm pitch FBGA package, 165-ball (11 × 15 matrix)

• Variable drive HSTL output buffers

• JTAG 1149.1 Compatible test access port

• Delay Lock Loop (DLL) for accurate data placement

产品属性

  • 型号:

    CY7C1313AV18-167BZC

  • 制造商:

    Cypress Semiconductor

  • 功能描述:

    SRAM Chip Sync Dual 1.8V 18M-Bit 1M x 18 0.5ns 165-Pin FBGA

  • 制造商:

    Rochester Electronics LLC

  • 功能描述:

    1MX18 1.8V QDR-II SRAM(4-WORD BURST) - Bulk

供应商 型号 品牌 批号 封装 库存 备注 价格
CIRRUS
22+
BGA
100000
代理渠道/只做原装/可含税
询价
CYPRESS/赛普拉斯
24+
NA/
1071
优势代理渠道,原装正品,可全系列订货开增值税票
询价
CYPRESS/赛普拉斯
25+
BGA
126
原装正品,假一罚十!
询价
CYPRESS
0601+
BGA
1222
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
CYPRESS
2016+
BGA
3000
公司只做原装,假一罚十,可开17%增值税发票!
询价
CYPRESS/赛普拉斯
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
询价
CYPRESS
23+
BGA
37153
公司原装现货!主营品牌!可含税欢迎查询
询价
CYPRESS
2016+
BGA
6523
只做进口原装现货!或订货假一赔十!
询价
CIRRUS
22+
BGA
5000
询价
CY
23+
BGA
65600
询价