首页>CY2213ZC-2T>规格书详情
CY2213ZC-2T中文资料赛普拉斯数据手册PDF规格书
CY2213ZC-2T规格书详情
Introduction
The CY2213 has a two-wire serial interface designed for data transfer operations, and is used for programming the P and Q values for frequency generation. Sclk is the serial clock line controlled by the master device. Sdata is a serial bidirectional data line. The CY2213 is a slave device and can either read or write information on the dataline upon request from the master device.
特性 Features
• Jitter peak-peak (TYPICAL) = 35 ps
• LVPECL output
• Default Select option
• Serially-configurable multiply ratios
• Output edge-rate control
• 16-pin TSSOP
• High frequency
• 3.3V operation
Benefits
High-accuracy clock generation
One pair of differential output drivers
Phase-locked loop (PLL) multiplier select
Eight-bit feedback counter and six-bit reference counter for high accuracy
Minimize electromagnetic interference (EMI)
Industry-standard, low-cost package saves on board space
125- to 400-MHz (-1) or to 500-MHz (-2) extended output range for high-speed applications
Enables application compatibility
产品属性
- 型号:
CY2213ZC-2T
- 制造商:
CYPRESS
- 制造商全称:
Cypress Semiconductor
- 功能描述:
High-Frequency Programmable PECL Clock Generator
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
Cypress |
16TSSOP |
2500 |
Cypress一级分销,原装原盒原包装! |
询价 | |||
CYPRESS(赛普拉斯) |
24+ |
1493 |
原装现货,免费供样,技术支持,原厂对接 |
询价 | |||
Cypress |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
询价 | ||
CYP |
25+ |
TSOP16 |
3629 |
原装优势!房间现货!欢迎来电! |
询价 | ||
Cypress |
22+ |
16TSSOP |
9000 |
原厂渠道,现货配单 |
询价 | ||
Cypress |
23+ |
22500 |
询价 | ||||
CYPRESS/赛普拉斯 |
24+ |
TSBU |
55623 |
只做全新原装进口现货 |
询价 | ||
CYPRESS(赛普拉斯) |
24+ |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | |||
CYPRESS |
原厂封装 |
9800 |
原装进口公司现货假一赔百 |
询价 | |||
CYPRESS |
24+ |
SOP |
32650 |
一级代理/放心采购 |
询价 |


