首页>CDCVF855PW>规格书详情
CDCVF855PW集成电路(IC)的时钟发生器PLL频率合成器规格书PDF中文资料

厂商型号 |
CDCVF855PW |
参数属性 | CDCVF855PW 封装/外壳为28-TSSOP(0.173",4.40mm 宽);包装为带;类别为集成电路(IC)的时钟发生器PLL频率合成器;产品描述:IC PLL CLOCK DVR 2.5V 28-TSSOP |
功能描述 | 2.5-V PHASE-LOCKED-LOOP CLOCK DRIVER |
丝印标识 | |
封装外壳 | TSSOP / 28-TSSOP(0.173",4.40mm 宽) |
文件大小 |
316.01 Kbytes |
页面数量 |
15 页 |
生产厂商 | TI |
中文名称 | 德州仪器 |
网址 | |
数据手册 | |
更新时间 | 2025-10-9 23:00:00 |
人工找货 | CDCVF855PW价格和库存,欢迎联系客服免费人工找货 |
CDCVF855PW规格书详情
FEATURES
· Spread-Spectrum Clock Compatible
· Operating Frequency: 60 MHz to 220 MHz
· Low Jitter (Cycle-Cycle): ±60 ps (±40 ps at 200
MHz)
· Low Static Phase Offset: ±50 ps
· Low Jitter (Period): ±60 ps (±30 ps at 200 MHz)
· 1-to-4 Differential Clock Distribution (SSTL2)
· Best in Class for VOX = VDD/2 ±0.1 V
· Operates From Dual 2.6-V or 2.5-V Supplies
· Available in a 28-Pin TSSOP Package
· Consumes < 100-mA Quiescent Current
· External Feedback Pins (FBIN, FBIN) Are Used
to Synchronize the Outputs to the Input
Clocks
· Meets/Exceeds JEDEC Standard (JESD82-1)
For DDRI-200/266/333 Specification
· Meets/Exceeds Proposed DDRI-400
Specification (JESD82-1A)
· Enters Low-Power Mode When No CLK Input
Signal Is Applied or PWRDWN Is Low
APPLICATIONS
· DDR Memory Modules (DDR400/333/266/200)
· Zero-Delay Fan-Out Buffer
DESCRIPTION
The CDCVF855 is a high-performance, low-skew,
low-jitter, zero-delay buffer that distributes a
differential clock input pair (CLK, CLK) to 4
differential pairs of clock outputs (Y[0:3], Y[0:3]) and one differential pair of feedback clock outputs
(FBOUT, FBOUT). The clock outputs are controlled
by the clock inputs (CLK, CLK), the feedback clocks
(FBIN, FBIN), and the analog power input (AVDD).
When PWRDWN is high, the outputs switch in phase
and frequency with CLK. When PWRDWN is low, all
outputs are disabled to a high-impedance state
(3-state) and the PLL is shut down (low-power
mode). The device also enters this low-power mode
when the input frequency falls below a suggested
detection frequency that is below 20 MHz (typical 10
MHz). An input frequency-detection circuit detects
the low-frequency condition and, after applying a
>20-MHz input signal, this detection circuit turns the
PLL on and enables the outputs.
When AVDD is strapped low, the PLL is turned off
and bypassed for test purposes. The CDCVF855 is
also able to track spread-spectrum clocking for
reduced EMI.
Because the CDCVF855 is based on PLL circuitry, it
requires a stabilization time to achieve phase-lock of
the PLL. This stabilization time is required following
power up. The CDCVF855 is characterized for both
commercial and industrial temperature ranges.
产品属性
- 产品编号:
CDCVF855PW
- 制造商:
Texas Instruments
- 类别:
集成电路(IC) > 时钟发生器,PLL,频率合成器
- 包装:
带
- 类型:
PLL 时钟驱动器
- PLL:
带旁路
- 输入:
SSTL-2
- 输出:
SSTL-2
- 比率 - 输入:
2:5
- 差分 - 输入:
是/是
- 频率 - 最大值:
220MHz
- 分频器/倍频器:
无/无
- 电压 - 供电:
2.3V ~ 2.7V
- 工作温度:
-40°C ~ 85°C
- 安装类型:
表面贴装型
- 封装/外壳:
28-TSSOP(0.173",4.40mm 宽)
- 供应商器件封装:
28-TSSOP
- 描述:
IC PLL CLOCK DVR 2.5V 28-TSSOP
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI(德州仪器) |
24+ |
TSSOP28 |
942 |
只做原装,提供一站式配单服务,代工代料。BOM配单 |
询价 | ||
TI(德州仪器) |
24+ |
TSSOP28 |
1511 |
原装现货,免费供样,技术支持,原厂对接 |
询价 | ||
TI |
15+ |
TSSOP28 |
15 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
TI/德州仪器 |
25+ |
28-TSSOP |
65248 |
百分百原装现货 实单必成 |
询价 | ||
TI |
20+ |
TSSOP |
53650 |
TI原装主营-可开原型号增税票 |
询价 | ||
TI(德州仪器) |
2024+ |
TSSOP-28 |
500000 |
诚信服务,绝对原装原盘 |
询价 | ||
TI |
23+ |
N/A |
560 |
原厂原装 |
询价 | ||
TI |
2025+ |
TSSOP28 |
3785 |
全新原厂原装产品、公司现货销售 |
询价 | ||
TI |
23+ |
NA |
20000 |
询价 | |||
TI/德州仪器 |
2450+ |
TSSOP(PW)28 |
9850 |
只做原厂原装正品现货或订货假一赔十! |
询价 |