首页>CDCDB2000ENPPT>规格书详情
CDCDB2000ENPPT中文资料德州仪器数据手册PDF规格书
CDCDB2000ENPPT规格书详情
1 Features
• 20 LP-HCSL outputs with integrated 85-Ω output
terminations
• 8 hardware output enable (OE#) controls
• Additive phase jitter after DB2000QL filter:
< 0.08ps rms
• Supports PCIe Gen 4 and Gen 5 Common Clock
(CC) and Individual Reference (IR) architectures
– Spread spectrum-compatible
• Cycle-to-cycle jitter: < 50 ps
• Output-to-output skew: < 50 ps
• Input-to-output delay: < 3 ns
• 3.3-V core and IO supply voltages
• Hardware-controlled low power mode (PD#)
• Side-Band Interface (SBI) for output control in PD#
mode
• 9 selectable SMBus addresses
• Power consumption: < 600 mW
• 6-mm × 6-mm, 80-pin TLGA/GQFN package
2 Applications
• Microserver & tower server
• Storage area network & host bus adapter card
• Network attached storage
• Hardware accelerator
3 Description
The CDCDB2000 is a 20-output LP-HCSL,
DB2000QL compliant, clock buffer capable of
distributing the reference clock for PCIe Gen 1-5,
QuickPath Interconnect (QPI), UPI, SAS, and SATA
interfaces. The SMBus, SBI, and 8 output enable
pins allow the configuration and control of all 20
outputs individually. The CDCDB2000 is a DB2000QL
derivative buffer and meets or exceeds the system
parameters in the DB2000QL specification. The
CDCDB2000 is packaged in a 6-mm × 6-mm TLGA/
GQFN package with 80 leads.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI(德州仪器) |
24+ |
TLGA80(6x6) |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | ||
TI(德州仪器) |
2024+ |
TLGA-80(6x6) |
500000 |
诚信服务,绝对原装原盘 |
询价 | ||
TI |
22+ |
NA |
30000 |
原装正品支持实单 |
询价 | ||
TI |
24+ |
80-VFLGA |
8439 |
主营TI原装正品,欢迎选购 |
询价 | ||
Texas |
21+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
TI/德州仪器 |
24+ |
TLGA-80 |
18000 |
原装正品 有挂有货 假一赔十 |
询价 | ||
TI/德州仪器 |
25+ |
TLGA-80 |
860000 |
明嘉莱只做原装正品现货 |
询价 | ||
TI/德州仪器 |
21+ |
TLGA80 |
3500 |
原装正品 |
询价 | ||
TI/德州仪器 |
20+ |
TLGA-80 |
5000 |
原厂原装订货诚易通正品现货会员认证企业 |
询价 | ||
TI(德州仪器) |
23+ |
N/A |
6000 |
公司只做原装,可来电咨询 |
询价 |