首页>CD74HCT297>规格书详情

CD74HCT297中文资料高速 CMOS 逻辑数字锁相环数据手册TI规格书

PDF无图
厂商型号

CD74HCT297

参数属性

CD74HCT297 封装/外壳为16-DIP(0.300",7.62mm);包装为卷带(TR);类别为集成电路(IC)的时钟发生器PLL频率合成器;产品描述:IC DIGITAL PLL 16-DIP

功能描述

高速 CMOS 逻辑数字锁相环

封装外壳

16-DIP(0.300",7.62mm)

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-9-27 20:00:00

人工找货

CD74HCT297价格和库存,欢迎联系客服免费人工找货

CD74HCT297规格书详情

描述 Description

The ’HC297 and CD74HCT297 are high-speed silicon gate CMOS devices that are pin-compatible with low power Schottky TTL (LSTTL).
These devices are designed to provide a simple, cost-effective solution to high-accuracy, digital, phase-locked-loop applications. They contain all the necessary circuits, with the exception of the divide-by-N counter, to build first-order phase-locked-loops.
Both EXCLUSIVE-OR (XORPD) and edge-controlled phase detectors (ECPD) are provided for maximum flexibility. The input signals for the EXCLUSIVE-OR phase detector must have a 50% duty factor to obtain the maximum lock-range.
Proper partitioning of the loop function, with many of the building blocks external to the package, makes it easy for the designer to incorporate ripple cancellation (see Figure 2) or to cascade to higher order phase-locked-loops.
The length of the up/down K-counter is digitally programmable according to the K-counter function table. With A, B, C and D all LOW, the K-counter is disabled. With A HIGH and B, C and D LOW, the K-counter is only three stages long, which widens the bandwidth or capture range and shortens the lock time of the loop. When A, B, C and D are all programmed HIGH, the K-counter becomes seventeen stages long, which narrows the bandwidth or capture range and lengthens the lock time. Real-time control of loop bandwidth by manipulating the A to D inputs can maximize the overall performance of the digital phase-locked-loop.
The ’HC297 and CD74HCT297 can perform the classic first order phase-locked-loop function without using analog components. The accuracy of the digital phase-locked-loop (DPLL) is not affected by VCC and temperature variations but depends solely on accuracies of the K-clock and loop propagation delays.

特性 Features

• Digital Design Avoids Analog Compensation Errors
• Useful Frequency Range
• I/D-Clock...DC to 35MHz (Typ)
• Very Narrow Bandwidth Attainable
• Output Capability
• Bus Driver...I/DOUT
• Bus Driver Outputs...15 LSTTL Loads
• Significant Power Reduction Compared to LSTTL Logic ICs
• High Noise Immunity NIL = 30%, NIH = 30% of VCC at 5V
• Direct LSTTL Input Logic Compatibility VIL =0.8V (Max), VIH =2V (Min)
• CMOS Input Compatibility II 1µA at VOL , VOH
Data sheet acquired from Harris Semiconductor

技术参数

  • 制造商编号

    :CD74HCT297

  • 生产厂家

    :TI

  • VCC(Min)(V)

    :4.5

  • VCC(Max)(V)

    :5.5

  • Voltage(Nom)(V)

    :5

  • Bits(#)

    :1

  • F @ nom voltage(Max)(MHz)

    :25

  • ICC @ nom voltage(Max)(mA)

    :0.08

  • tpd @ nom Voltage(Max)(ns)

    :50

  • IOL(Max)(mA)

    :4

  • IOH(Max)(mA)

    :-4

  • Operating temperature range(C)

    :-55 to 125

  • Package Group

    :PDIP | 16

供应商 型号 品牌 批号 封装 库存 备注 价格
HARR
24+
NA/
3450
原装现货,当天可交货,原型号开票
询价
HARR
25+
DIP
200
原装正品,假一罚十!
询价
TI(德州仪器)
2024+
PDIP-20
500000
诚信服务,绝对原装原盘
询价
TI
24+
PDIP|16
279100
免费送样原盒原包现货一手渠道联系
询价
24+
DIP
340
询价
Texas
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
询价
Texas Instruments
23+
20-DIP
5000
只做原装,假一赔十
询价
TI
2025+
PDIP-16
16000
原装优势绝对有货
询价
TI/
24+
DIP20
5000
全新原装正品,现货销售
询价
TI
22+
16PDIP
9000
原厂渠道,现货配单
询价