首页>CD74HCT297>规格书详情

CD74HCT297数据手册集成电路(IC)的时钟发生器PLL频率合成器规格书PDF

PDF无图
厂商型号

CD74HCT297

参数属性

CD74HCT297 封装/外壳为16-DIP(0.300",7.62mm);包装为卷带(TR);类别为集成电路(IC)的时钟发生器PLL频率合成器;产品描述:IC DIGITAL PLL 16-DIP

功能描述

高速 CMOS 逻辑数字锁相环

封装外壳

16-DIP(0.300",7.62mm)

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-8-12 9:19:00

人工找货

CD74HCT297价格和库存,欢迎联系客服免费人工找货

CD74HCT297规格书详情

描述 Description

The ’HC297 and CD74HCT297 are high-speed silicon gate CMOS devices that are pin-compatible with low power Schottky TTL (LSTTL).
These devices are designed to provide a simple, cost-effective solution to high-accuracy, digital, phase-locked-loop applications. They contain all the necessary circuits, with the exception of the divide-by-N counter, to build first-order phase-locked-loops.
Both EXCLUSIVE-OR (XORPD) and edge-controlled phase detectors (ECPD) are provided for maximum flexibility. The input signals for the EXCLUSIVE-OR phase detector must have a 50% duty factor to obtain the maximum lock-range.
Proper partitioning of the loop function, with many of the building blocks external to the package, makes it easy for the designer to incorporate ripple cancellation (see Figure 2) or to cascade to higher order phase-locked-loops.
The length of the up/down K-counter is digitally programmable according to the K-counter function table. With A, B, C and D all LOW, the K-counter is disabled. With A HIGH and B, C and D LOW, the K-counter is only three stages long, which widens the bandwidth or capture range and shortens the lock time of the loop. When A, B, C and D are all programmed HIGH, the K-counter becomes seventeen stages long, which narrows the bandwidth or capture range and lengthens the lock time. Real-time control of loop bandwidth by manipulating the A to D inputs can maximize the overall performance of the digital phase-locked-loop.
The ’HC297 and CD74HCT297 can perform the classic first order phase-locked-loop function without using analog components. The accuracy of the digital phase-locked-loop (DPLL) is not affected by VCC and temperature variations but depends solely on accuracies of the K-clock and loop propagation delays.

特性 Features

• Digital Design Avoids Analog Compensation Errors
• Easily Cascadable for Higher Order Loops
• Useful Frequency Range
- K-Clock...DC to 55MHz (Typ)
• I/D-Clock...DC to 35MHz (Typ)
• Dynamically Variable Bandwidth
• Very Narrow Bandwidth Attainable
• Power-On Reset
• Output Capability
- Standard...XORPDOUT, ECPDOUT
• Bus Driver...I/DOUT
• Fanout (Over Temperature Range)
- Standard Outputs...10 LSTTL Loads
• Bus Driver Outputs...15 LSTTL Loads
• Balanced Propagation Delay and Transition Times
• Significant Power Reduction Compared to LSTTL Logic ICs
• ’HC297 Types
- Operation Voltage...2 to 6V
• High Noise Immunity NIL = 30%, NIH = 30% of VCC at 5V
• CD74HCT297 Types
- Operation Voltage...4.5 to 5.5V
• Direct LSTTL Input Logic Compatibility VIL =0.8V (Max), VIH =2V (Min)
• CMOS Input Compatibility II 1µA at VOL , VOH
Data sheet acquired from Harris Semiconductor

技术参数

  • 制造商编号

    :CD74HCT297

  • 生产厂家

    :TI

  • VCC(Min)(V)

    :4.5

  • VCC(Max)(V)

    :5.5

  • Voltage(Nom)(V)

    :5

  • Bits(#)

    :1

  • F @ nom voltage(Max)(MHz)

    :25

  • ICC @ nom voltage(Max)(mA)

    :0.08

  • tpd @ nom Voltage(Max)(ns)

    :50

  • IOL(Max)(mA)

    :4

  • IOH(Max)(mA)

    :-4

  • Operating temperature range(C)

    :-55 to 125

  • Package Group

    :PDIP | 16

供应商 型号 品牌 批号 封装 库存 备注 价格
TI
22+
16-PDIP
5000
全新原装,力挺实单
询价
Texas Instruments(德州仪器)
24+
16-DIP (0.300, 7.62mm)
690000
代理渠道/支持实单/只做原装
询价
TEXAS INSTRUMENTS
23+
PDIP20
9600
全新原装正品!一手货源价格优势!
询价
Texas Instruments
24+
16-PDIP
56200
一级代理/放心采购
询价
TI/
24+
DIP20
5000
全新原装正品,现货销售
询价
TI/德州仪器
24+
DIP20
125
只供应原装正品 欢迎询价
询价
TI(德州仪器)
2021+
PDIP-20
499
询价
TI
2025+
PDIP-16
16000
原装优势绝对有货
询价
TexasInstruments
18+
ICDIGITALPLL16-DIP
6580
公司原装现货/欢迎来电咨询!
询价
德州仪器
2022+
原厂原包装
6800
全新原装 支持表配单 中国著名电子元器件独立分销
询价