首页>CD74HC297E.A>规格书详情

CD74HC297E.A中文资料德州仪器数据手册PDF规格书

CD74HC297E.A
厂商型号

CD74HC297E.A

功能描述

High-Speed CMOS Logic Digital Phase-Locked Loop

丝印标识

CD74HC297E

封装外壳

PDIP

文件大小

318.06 Kbytes

页面数量

16

生产厂商 Texas Instruments
企业简称

TI2德州仪器

中文名称

美国德州仪器公司官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-6-23 10:36:00

人工找货

CD74HC297E.A价格和库存,欢迎联系客服免费人工找货

CD74HC297E.A规格书详情

Features

• Digital Design Avoids Analog Compensation Errors

• Easily Cascadable for Higher Order Loops

• Useful Frequency Range

- K-Clock . . . . . . . . . . . . . . . . . . . . . . . . . .DC to 55MHz (Typ)

- I/D-Clock . . . . . . . . . . . . . . . . . . . . DC to 35MHz (Typ)

• Dynamically Variable Bandwidth

• Very Narrow Bandwidth Attainable

• Power-On Reset

• Output Capability

- Standard. . . . . . . . . . . . . . . . . . . . XORPDOUT, ECPDOUT

- Bus Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . I/DOUT

• Fanout (Over Temperature Range)

- Standard Outputs . . . . . . . . . . . . . . . . . . 10 LSTTL Loads

- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads

• Balanced Propagation Delay and Transition Times

• Significant Power Reduction Compared to LSTTL

Logic ICs

• ’HC297 Types

- Operation Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 to 6V

- High Noise ImmunityNIL = 30%, NIH = 30% of VCC at 5V

• CD74HCT297 Types

- Operation Voltage . . . . . . . . . . . . . . . . . . . . . . . . 4.5 to 5.5V

- Direct LSTTL Input Logic Compatibility

VIL = 0.8V (Max), VIH = 2V (Min)

- CMOS Input Compatibility II ≤ 1μA at VOL, VOH

Description

The ’HC297 and CD74HCT297 are high-speed silicon gate

CMOS devices that are pin-compatible with low power Schottky

TTL (LSTTL).

These devices are designed to provide a simple, cost-effective

solution to high-accuracy, digital, phase-locked-loop applications.

They contain all the necessary circuits, with the

exception of the divide-by-N counter, to build first-order

phase-locked-loops.

Both EXCLUSIVE-OR (XORPD) and edge-controlled phase

detectors (ECPD) are provided for maximum flexibility. The

input signals for the EXCLUSIVE-OR phase detector must

have a 50% duty factor to obtain the maximum lock-range.

Proper partitioning of the loop function, with many of the building

blocks external to the package, makes it easy for the

designer to incorporate ripple cancellation (see Figure 2) or to

cascade to higher order phase-locked-loops.

The length of the up/down K-counter is digitally programmable

according to the K-counter function table. With A, B, C and D

all LOW, the K-counter is disabled. With A HIGH and B, C and

D LOW, the K-counter is only three stages long, which widens

the bandwidth or capture range and shortens the lock time of

the loop. When A, B, C and D are all programmed HIGH, the

K-counter becomes seventeen stages long, which narrows

the bandwidth or capture range and lengthens the lock time.

Real-time control of loop bandwidth by manipulating the A to

D inputs can maximize the overall performance of the digital

phase-locked-loop.

The ’HC297 and CD74HCT297 can perform the classic first

order phase-locked-loop function without using analog components.

The accuracy of the digital phase-locked-loop

(DPLL) is not affected by VCC and temperature variations but

depends solely on accuracies of the K-clock and loop propagation

delays.

供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
20+
DIP20
40
进口原装现货,假一赔十
询价
TI
23+
16-PDIP
3115
正品原装货价格低
询价
TI
22+
16PDIP
9000
原厂渠道,现货配单
询价
TI/德州仪器
21+
DIP20
40
原装现货假一赔十
询价
TI(德州仪器)
24+
PDIP16
1493
原装现货,免费供样,技术支持,原厂对接
询价
TI
2025+
PDIP-16
16000
原装优势绝对有货
询价
TI
16+
原厂封装
10000
全新原装正品,代理优势渠道供应,欢迎来电咨询
询价
24+
N/A
46000
一级代理-主营优势-实惠价格-不悔选择
询价
Texas Instruments
24+
16-PDIP
56200
一级代理/放心采购
询价
TI
25+23+
DIP20
20743
绝对原装正品全新进口深圳现货
询价