首页>CD54HC4017F3A.A>规格书详情

CD54HC4017F3A.A中文资料德州仪器数据手册PDF规格书

CD54HC4017F3A.A
厂商型号

CD54HC4017F3A.A

功能描述

High-Speed CMOS Logic Decade Counter/Divider with 10 Decoded Outputs

丝印标识

8601101EA

封装外壳

CDIP

文件大小

738.58 Kbytes

页面数量

22

生产厂商 Texas Instruments
企业简称

TI2德州仪器

中文名称

美国德州仪器公司官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-8-3 23:00:00

人工找货

CD54HC4017F3A.A价格和库存,欢迎联系客服免费人工找货

CD54HC4017F3A.A规格书详情

特性 Features

• Fully Static Operation

• Buffered Inputs

• Common Reset

• Positive Edge Clocking

• Typical fMAX = 50MHz at VCC = 5V, CL = 15pF, TA = 25oC

• Fanout (Over Temperature Range)

- Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads

- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads

• Wide Operating Temperature Range . . . -55oC to 125oC

• Balanced Propagation Delay and Transition Times

• Significant Power Reduction Compared to LSTTL

Logic ICs

• HC Types

- 2V to 6V Operation

- High Noise Immunity: NIL = 30%, NIH = 30% of VCC

at VCC = 5V

描述 Description

The ’HC4017 is a high speed silicon gate CMOS 5-stage

Johnson counter with 10 decoded outputs. Each of the

decoded outputs is normally low and sequentially goes high

on the low to high transition clock period of the 10 clock

period cycle. The CARRY (TC) output transitions low to high

after OUTPUT 10 goes from high to low, and can be used in

conjunction with the CLOCK ENABLE (CE) to cascade

several stages. The CLOCK ENABLE input disables

counting when in the high state. A RESET (MR) input is also

provided which when taken high sets all the decoded

outputs, except “0”, low.

The device can drive up to 10 low power Schottky equivalent

loads.

供应商 型号 品牌 批号 封装 库存 备注 价格
RCA
24+
NA/
13
优势代理渠道,原装正品,可全系列订货开增值税票
询价
RCA
25+
DIP
13
原装正品,假一罚十!
询价
TI/德州仪器
23+
DIP
90000
只做自库存深圳可交货
询价
HARRIS/RCA
1725+
CDIP16
3256
科恒伟业!只做原装正品,假一赔十!
询价
HAR
25+
QFP
3200
全新原装、诚信经营、公司现货销售!
询价
A
24+
b
3
询价
RCA
8829
19
公司优势库存 热卖中!
询价
RCA
24+
DIP
5000
全新原装正品,现货销售
询价
TI
23+
CDIP
5000
原装正品,假一罚十
询价
TI/德州仪器
23+
CDIP-16
5000
原装进口备货途中
询价