首页>CD54HC297>规格书详情

CD54HC297中文资料高速 CMOS 逻辑数字锁相环数据手册TI规格书

PDF无图
厂商型号

CD54HC297

功能描述

高速 CMOS 逻辑数字锁相环

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-9-23 12:08:00

人工找货

CD54HC297价格和库存,欢迎联系客服免费人工找货

CD54HC297规格书详情

描述 Description

The ’HC297 and CD74HCT297 are high-speed silicon gate CMOS devices that are pin-compatible with low power Schottky TTL (LSTTL).
These devices are designed to provide a simple, cost-effective solution to high-accuracy, digital, phase-locked-loop applications. They contain all the necessary circuits, with the exception of the divide-by-N counter, to build first-order phase-locked-loops.
Both EXCLUSIVE-OR (XORPD) and edge-controlled phase detectors (ECPD) are provided for maximum flexibility. The input signals for the EXCLUSIVE-OR phase detector must have a 50% duty factor to obtain the maximum lock-range.
Proper partitioning of the loop function, with many of the building blocks external to the package, makes it easy for the designer to incorporate ripple cancellation (see Figure 2) or to cascade to higher order phase-locked-loops.
The length of the up/down K-counter is digitally programmable according to the K-counter function table. With A, B, C and D all LOW, the K-counter is disabled. With A HIGH and B, C and D LOW, the K-counter is only three stages long, which widens the bandwidth or capture range and shortens the lock time of the loop. When A, B, C and D are all programmed HIGH, the K-counter becomes seventeen stages long, which narrows the bandwidth or capture range and lengthens the lock time. Real-time control of loop bandwidth by manipulating the A to D inputs can maximize the overall performance of the digital phase-locked-loop.
The ’HC297 and CD74HCT297 can perform the classic first order phase-locked-loop function without using analog components. The accuracy of the digital phase-locked-loop (DPLL) is not affected by VCC and temperature variations but depends solely on accuracies of the K-clock and loop propagation delays.

特性 Features

• Digital Design Avoids Analog Compensation Errors
• Useful Frequency Range
• I/D-Clock...DC to 35MHz (Typ)
• Very Narrow Bandwidth Attainable
• Output Capability
• Bus Driver...I/DOUT
• Bus Driver Outputs...15 LSTTL Loads
• Significant Power Reduction Compared to LSTTL Logic ICs
• High Noise Immunity NIL = 30%, NIH = 30% of VCC at 5V
• Direct LSTTL Input Logic Compatibility VIL =0.8V (Max), VIH =2V (Min)
• CMOS Input Compatibility II 1µA at VOL , VOH
Data sheet acquired from Harris Semiconductor

技术参数

  • 制造商编号

    :CD54HC297

  • 生产厂家

    :TI

  • VCC(Min)(V)

    :2

  • VCC(Max)(V)

    :6

  • Voltage(Nom)(V)

    :3.35

  • Bits(#)

    :1

  • F @ nom voltage(Max)(MHz)

    :70

  • ICC @ nom voltage(Max)(mA)

    :0.08

  • tpd @ nom Voltage(Max)(ns)

    :43

  • IOL(Max)(mA)

    :5.2

  • IOH(Max)(mA)

    :-7.8

  • Operating temperature range(C)

    :-55 to 125

  • Package Group

    :CDIP | 16

供应商 型号 品牌 批号 封装 库存 备注 价格
TI
18+
N/A
6000
主营军工偏门料,国内外都有渠道
询价
TI/德州仪器
23+
CDIP
10000
原厂授权一级代理,专业海外优势订货,价格优势、品种
询价
ti
三年内
1983
只做原装正品
询价
HAR
23+
CDIP
8000
专注配单,只做原装进口现货
询价
HARRIS
2447
CDIP20
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
询价
HARRIS
95+
3
公司优势库存 热卖中!
询价
HARRIS
25+23+
DIP
21573
绝对原装正品全新进口深圳现货
询价
HAR
2023+
3000
进口原装现货
询价
HAR
24+
DIP16
10
询价
HAR
22+
CDIP16
14008
原装正品
询价