首页>CD54AC1613A>规格书详情

CD54AC1613A中文资料Intersil数据手册PDF规格书

PDF无图
厂商型号

CD54AC1613A

功能描述

Synchronous Presettable Binary Counters

文件大小

10.49 Kbytes

页面数量

1

生产厂商

Intersil

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-11-10 20:00:00

人工找货

CD54AC1613A价格和库存,欢迎联系客服免费人工找货

CD54AC1613A规格书详情

描述 Description

The CD54AC161/3A and CD54ACT161/3A are synchronous presettable binary counters that utilize the Harris Advanced CMOS Logic technology. The CD54AC161/3A and CD54ACT161/3A are asynchronously reset. Counting and parallel presetting are both accomplished synchronously with the negative-to-positive transition of the clock. A LOW level on the Synchronous Parallel Enable input, SPE, disables the counting operation and allows data at the P0 to P3 inputs to be loaded into the counter (provided that the

setup and hold requirements for SPE are met).

The counters are reset with a LOW level on the Master Reset input, MR.

Two count enables, PE and TE, in each counter are provided for n-bit cascading. Reset action occurs regardless of the level of the SPE, PE, TE and CP inputs.

The look-ahead carry feature simplifies serial cascading of the counters. Both count enable inputs (PE and TE) must be HIGH to count. The TE input is gated with the Q outputs of all four stages so that at the maximum count, the terminal count (TC) output goes HIGH for one clock period. This TC pulse is used to enable the next cascaded stage.

The CD54AC161/3A and CD54ACT161/3A are supplied in 16 lead dual-in-line ceramic packages (F suffix).

产品属性

  • 型号:

    CD54AC1613A

  • 制造商:

    INTERSIL

  • 制造商全称:

    Intersil Corporation

  • 功能描述:

    Synchronous Presettable Binary Counters

供应商 型号 品牌 批号 封装 库存 备注 价格
IDT
24+
NA/
3269
原装现货,当天可交货,原型号开票
询价
IDT
25+
DIP
996880
只做原装,欢迎来电资询
询价
22+
5000
询价
HAR
25+
DIP
18000
原厂直接发货进口原装
询价
HARRIS
25+23+
DIP
36775
绝对原装正品全新进口深圳现货
询价
TI
三年内
1983
只做原装正品
询价
HARRIS
24+
DIP
14
询价
HARRIS
23+
CDIP/16
7000
绝对全新原装!100%保质量特价!请放心订购!
询价
IDT
QQ咨询
DIP
450
全新原装 研究所指定供货商
询价
IDT
22+
DIP
12245
现货,原厂原装假一罚十!
询价