CD54AC161中文资料INTERSIL数据手册PDF规格书
CD54AC161规格书详情
描述 Description
The CD54AC161/3A and CD54ACT161/3A are synchronous presettable binary counters that utilize the Harris Advanced CMOS Logic technology. The CD54AC161/3A and CD54ACT161/3A are asynchronously reset. Counting and parallel presetting are both accomplished synchronously with the negative-to-positive transition of the clock. A LOW level on the Synchronous Parallel Enable input, SPE, disables the counting operation and allows data at the P0 to P3 inputs to be loaded into the counter (provided that the
setup and hold requirements for SPE are met).
The counters are reset with a LOW level on the Master Reset input, MR.
Two count enables, PE and TE, in each counter are provided for n-bit cascading. Reset action occurs regardless of the level of the SPE, PE, TE and CP inputs.
The look-ahead carry feature simplifies serial cascading of the counters. Both count enable inputs (PE and TE) must be HIGH to count. The TE input is gated with the Q outputs of all four stages so that at the maximum count, the terminal count (TC) output goes HIGH for one clock period. This TC pulse is used to enable the next cascaded stage.
The CD54AC161/3A and CD54ACT161/3A are supplied in 16 lead dual-in-line ceramic packages (F suffix).
产品属性
- 型号:
CD54AC161
- 制造商:
INTERSIL
- 制造商全称:
Intersil Corporation
- 功能描述:
Synchronous Presettable Binary Counters
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI |
三年内 |
1983 |
只做原装正品 |
询价 | |||
HARRIS |
25+23+ |
DIP |
36775 |
绝对原装正品全新进口深圳现货 |
询价 | ||
HARRIS |
2447 |
DIP |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 | ||
IDT |
23+ |
DIP |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
IDT |
2026+ |
DIP |
996880 |
只做原装,欢迎来电资询 |
询价 | ||
HARRIS |
23+ |
CDIP/16 |
7000 |
绝对全新原装!100%保质量特价!请放心订购! |
询价 | ||
HARRIS |
24+ |
DIP |
14 |
询价 | |||
Rochester |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
询价 | ||
IDT |
06+ |
DIP |
200 |
绝对全新原装正品,现货质量可保 |
询价 | ||
IDT |
QQ咨询 |
DIP |
450 |
全新原装 研究所指定供货商 |
询价 |


