首页>CA91>规格书详情

CA91中文资料CMOS AccelArray™数据手册Fujitsu规格书

PDF无图
厂商型号

CA91

功能描述

CMOS AccelArray™

制造商

Fujitsu Fujitsu Component Limited.

中文名称

富士通 富士通株式会社

数据手册

下载地址下载地址二

更新时间

2026-2-9 18:06:00

人工找货

CA91价格和库存,欢迎联系客服免费人工找货

CA91规格书详情

描述 Description

■ DESCRIPTION
AccelArrayTM* is a new structured ASIC family, offering short development time, and low development cost with pre-diffused IP macros into base masters and pre-designed common 3 to 4 metal layers out of 6 to 7 layers. By using 0.11 µm CMOS process technology, the devices can support 6 million logic gates, 4.55 Mbits SRAM and 3.125 Gbps high speed transmission macros. Ultra-high pin count FC-BGA (up to 729 pins to 1681 pins) packages are available.■ FEATURES
• High-speed, large scale ASIC produced in short development time:
  TAT = One third compared with Standard Cell ASICs (target value)
• Uses an architecture that simplifies physical design tasks.
• Pre-designed common masters with IR-drop free.
• Pre-designed test circuit insertion to reduce test synthesis tasks.
• Uses a dedicated timing-driven layout tool to reduce development time.
• Signal Integrity Free (pre-designed main clock trees without design verifications)
• Max built-in gate number : 6,000,000 gates or more
• Technology : 0.11 µm Silicon gate CMOS, 6 to 7-metal layers (wiring material: copper), low-k inter-layer film
• Internal cells support high-speed operation
• Power supply voltage : +1.2 V ± 0.1 V/2.5 V ± 0.2 V (Dual power supply. Needs 1.5 V power supply during using HTSL.).
• Operation junction temperature : −40 °C to +125 °C (standard)
• Max operating frequency: 333 MHz (internal circuit)
• Support for fast interface/macro (200 MHz/400 MHz DDR I/F, 2.5 Gbps PCI Express, 3.125 Gbps XAUI, etc.)
• Special interfaces (P-CML,LVDS,PCI,HSTL,SSTL-2, etc.)
• Embedded macro : PLL, SRAM
• 8-channel clock supply system incorporating a PLL
• Supports Memory-BIST/Boundary-SCAN
• Package : FC-BGA (729 pins to 1681 pins)
• ARM core is supported.

特性 Features

• High-speed, large scale ASIC produced in short development time:
  TAT = One third compared with Standard Cell ASICs (target value)
• Uses an architecture that simplifies physical design tasks.
• Pre-designed common masters with IR-drop free.
• Pre-designed test circuit insertion to reduce test synthesis tasks.
• Uses a dedicated timing-driven layout tool to reduce development time.
• Signal Integrity Free (pre-designed main clock trees without design verifications)
• Max built-in gate number : 6,000,000 gates or more
• Technology : 0.11 µm Silicon gate CMOS, 6 to 7-metal layers (wiring material: copper), low-k inter-layer film
• Internal cells support high-speed operation
• Power supply voltage : +1.2 V ± 0.1 V/2.5 V ± 0.2 V (Dual power supply. Needs 1.5 V power supply during using HTSL.).
• Operation junction temperature : −40 °C to +125 °C (standard)
• Max operating frequency: 333 MHz (internal circuit)
• Support for fast interface/macro (200 MHz/400 MHz DDR I/F, 2.5 Gbps PCI Express, 3.125 Gbps XAUI, etc.)
• Special interfaces (P-CML,LVDS,PCI,HSTL,SSTL-2, etc.)
• Embedded macro : PLL, SRAM
• 8-channel clock supply system incorporating a PLL
• Supports Memory-BIST/Boundary-SCAN
• Package : FC-BGA (729 pins to 1681 pins)
• ARM core is supported. 

技术参数

  • 型号:

    CA91

  • 制造商:

    FUJITSU

  • 制造商全称:

    Fujitsu Component Limited.

  • 功能描述:

    CMOS AccelArray

供应商 型号 品牌 批号 封装 库存 备注 价格
TUNDRA
2026+
QFP
10336
只做原厂原装,认准宝芯创配单专家
询价
TUNDRA
23+
BGA
65600
询价
IDT
24+
SMD
48
“芯达集团”专营军工百分之百原装进口
询价
TUNDRA
23+
BGAQFP
8659
原装公司现货!原装正品价格优势.
询价
TUNDRA
25+23+
QFP
26165
绝对原装正品全新进口深圳现货
询价
TUNDRA
24+
QFP
163
询价
TUNDRA
BGA
315
正品原装--自家现货-实单可谈
询价
RENESAS(瑞萨)/IDT
2021+
PBGA-256(17x17)
499
询价
TUNDRA
22+
HBGA420
5000
原装现货库存.价格优势!!
询价
TUNDRA
25+
BGA
932
百分百原装正品 真实公司现货库存 本公司只做原装 可
询价