CA91数据手册Fujitsu中文资料规格书
CA91规格书详情
描述 Description
■ DESCRIPTION
AccelArrayTM* is a new structured ASIC family, offering short development time, and low development cost with pre-diffused IP macros into base masters and pre-designed common 3 to 4 metal layers out of 6 to 7 layers. By using 0.11 µm CMOS process technology, the devices can support 6 million logic gates, 4.55 Mbits SRAM and 3.125 Gbps high speed transmission macros. Ultra-high pin count FC-BGA (up to 729 pins to 1681 pins) packages are available.■ FEATURES
• High-speed, large scale ASIC produced in short development time:
TAT = One third compared with Standard Cell ASICs (target value)
• Uses an architecture that simplifies physical design tasks.
• Pre-designed common masters with IR-drop free.
• Pre-designed test circuit insertion to reduce test synthesis tasks.
• Uses a dedicated timing-driven layout tool to reduce development time.
• Signal Integrity Free (pre-designed main clock trees without design verifications)
• Max built-in gate number : 6,000,000 gates or more
• Technology : 0.11 µm Silicon gate CMOS, 6 to 7-metal layers (wiring material: copper), low-k inter-layer film
• Internal cells support high-speed operation
• Power supply voltage : +1.2 V ± 0.1 V/2.5 V ± 0.2 V (Dual power supply. Needs 1.5 V power supply during using HTSL.).
• Operation junction temperature : −40 °C to +125 °C (standard)
• Max operating frequency: 333 MHz (internal circuit)
• Support for fast interface/macro (200 MHz/400 MHz DDR I/F, 2.5 Gbps PCI Express, 3.125 Gbps XAUI, etc.)
• Special interfaces (P-CML,LVDS,PCI,HSTL,SSTL-2, etc.)
• Embedded macro : PLL, SRAM
• 8-channel clock supply system incorporating a PLL
• Supports Memory-BIST/Boundary-SCAN
• Package : FC-BGA (729 pins to 1681 pins)
• ARM core is supported.
特性 Features
• High-speed, large scale ASIC produced in short development time:
TAT = One third compared with Standard Cell ASICs (target value)
• Uses an architecture that simplifies physical design tasks.
• Pre-designed common masters with IR-drop free.
• Pre-designed test circuit insertion to reduce test synthesis tasks.
• Uses a dedicated timing-driven layout tool to reduce development time.
• Signal Integrity Free (pre-designed main clock trees without design verifications)
• Max built-in gate number : 6,000,000 gates or more
• Technology : 0.11 µm Silicon gate CMOS, 6 to 7-metal layers (wiring material: copper), low-k inter-layer film
• Internal cells support high-speed operation
• Power supply voltage : +1.2 V ± 0.1 V/2.5 V ± 0.2 V (Dual power supply. Needs 1.5 V power supply during using HTSL.).
• Operation junction temperature : −40 °C to +125 °C (standard)
• Max operating frequency: 333 MHz (internal circuit)
• Support for fast interface/macro (200 MHz/400 MHz DDR I/F, 2.5 Gbps PCI Express, 3.125 Gbps XAUI, etc.)
• Special interfaces (P-CML,LVDS,PCI,HSTL,SSTL-2, etc.)
• Embedded macro : PLL, SRAM
• 8-channel clock supply system incorporating a PLL
• Supports Memory-BIST/Boundary-SCAN
• Package : FC-BGA (729 pins to 1681 pins)
• ARM core is supported.
技术参数
- 型号:
CA91
- 制造商:
FUJITSU
- 制造商全称:
Fujitsu Component Limited.
- 功能描述:
CMOS AccelArray
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TUNDRA |
2016+ |
BGA2727 |
8880 |
只做原装,假一罚十,公司可开17%增值税发票! |
询价 | ||
TUNDRA |
20+ |
BGA |
67500 |
原装优势主营型号-可开原型号增税票 |
询价 | ||
TUNDRA |
24+ |
BGA |
20000 |
全新原厂原装,进口正品现货,正规渠道可含税!! |
询价 | ||
N/A |
17+ |
N/A |
9800 |
只做全新进口原装,现货库存 |
询价 | ||
TUNDRA |
1950+ |
BGA |
6852 |
只做原装正品现货!或订货假一赔十! |
询价 | ||
TUNDRA |
20+ |
QFP |
500 |
样品可出,优势库存欢迎实单 |
询价 | ||
IDT |
23+ |
NA |
3689 |
专业电子元器件供应链正迈科技特价代理特价,原装元器件供应,支持开发样品 |
询价 | ||
TUNDRA |
23+ |
BGA |
3603 |
全新原装现货特价/假一罚十 |
询价 | ||
TUNDRA |
23+ |
BGAQFP |
8659 |
原装公司现货!原装正品价格优势. |
询价 | ||
TUNDRA |
9931+ |
BGA |
12 |
原装现货海量库存欢迎咨询 |
询价 |