首页>ADF4382A>规格书详情

ADF4382A中文资料亚德诺数据手册PDF规格书

ADF4382A
厂商型号

ADF4382A

功能描述

Microwave Wideband Synthesizer with Integrated VCO

文件大小

3.917 Mbytes

页面数量

70

生产厂商 Analog Devices
企业简称

AD亚德诺

中文名称

亚德诺半导体技术有限公司官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-5-20 22:30:00

人工找货

ADF4382A价格和库存,欢迎联系客服免费人工找货

ADF4382A规格书详情

GENERAL DESCRIPTION

The ADF4382A is a high performance, ultralow jitter, fractional-N

phased-locked loop (PLL) with an integrated voltage controlled

oscillator (VCO) ideally suited for local oscillator (LO) generation

for 5G applications or data converter clock applications. The high

performance PLL has a figure of merit of −239 dBc/Hz, low 1/f

noise and high PFD frequency of 625 MHz in integer mode that can

achieve ultralow in-band noise and integrated jitter. The ADF4382A

can generate frequencies in a fundamental octave range of 11.5

GHz to 21 GHz, thereby eliminating the need for subharmonic

filters. The divide by 2 and divide by 4 output dividers on the

ADF4382A allow frequencies to be generated from 5.75 GHz to

10.5 GHz and 2.875 GHz to 5.25 GHz, respectively.

For multiple data converter clock applications, the ADF4382A automatically

aligns its output to the input reference edge by including

the output divider in the PLL feedback loop. For applications that require

deterministic delay or delay adjustment capability, a programmable

reference to output delay with <1 ps resolution is provided.

The reference to output delay matching across multiple devices and

over temperature allows predictable and precise multichip clock and

system reference (SYSREF) alignment.

The simplicity of the ADF4382A block diagram eases development

time with a simplified serial peripheral interface (SPI) register map,

repeatable multichip clock alignment, and limiting unwanted clock

spurs by allowing off-chip SYSREF generation.

FEATURES

► Fundamental output frequency range: 11.5 GHz to 21 GHz

► Divide by 2 output frequency range: 5.75 GHz to 10.5 GHz

► Divide by 4 output frequency range: 2.875 GHz to 5.25 GHz

► Integrated RMS jitter at 20 GHz = 20 fs (integration bandwidth:

100 Hz to 100 MHz)

► Integrated RMS jitter at 20 GHz = 31 fs (ADC SNR method)

► VCO autocalibration time < 100 μs

► Phase noise floor: −156 dBc/Hz at 20 GHz

► PLL specifications

► −239 dBc/Hz: normalized in-band phase noise floor

► −287 dBc/Hz: normalized 1/f phase noise floor

► 625 MHz maximum phase/frequency detector input frequency

► 4.5 GHz reference input frequency

► Typical spurious fPFD: −90 dBc

► Reference to output delay specifications

► Propagation delay temperature coefficient: 0.06 ps/°C

► Adjustment step size: <1 ps

► Multichip output phase alignment

► 3.3 V and 5 V power supplies

► ADIsimPLLTM loop filter design tool support

► 7 mm × 7 mm, 48-terminal LGA

► −40°C to +105°C operating temperature

APPLICATIONS

► High performance data converter clocking

► Wireless infrastructure (MC-GSM, 5G, 6G)

► Test and measurement

供应商 型号 品牌 批号 封装 库存 备注 价格
AD
24+
LFCSP40
6000
只做自己库存,全新原装进口正品假一赔百,可开13%增
询价
ADI
2016+
LFCSP40
3526
假一罚十进口原装现货原盘原标!
询价
ADI
23+
NA
3000
专业电子元器件供应链正迈科技特价代理QQ1304306553
询价
ADI
20+
LFCSP
33680
ADI全新原装-可开原型号增税票
询价
ADI(亚德诺)
23+
13620
公司只做原装正品,假一赔十
询价
ADI
18+
LFCSP
85600
保证进口原装可开17%增值税发票
询价
ADI/亚德诺
25+
原厂封装
10280
原厂授权代理,专注军工、汽车、医疗、工业、新能源!
询价
ADI
23+
BGAQFP
8659
原装公司现货!原装正品价格优势.
询价
ADI/亚德诺
24+
LFCSP40
350000
特价抛售假一罚百
询价
ADI
24+
LFCSP
15000
ADI一级代理商专营进口原装现货假一赔十
询价