首页>ADC12QJ1600-Q1>规格书详情

ADC12QJ1600-Q1中文资料德州仪器数据手册PDF规格书

PDF无图
厂商型号

ADC12QJ1600-Q1

功能描述

ADC12QJ1600-SP Quad Channel 1.6-GSPS, 12-Bit, Analog-to-Digital Converter (ADC) with JESD204C Interface

文件大小

6.04206 Mbytes

页面数量

148

生产厂商

TI

中文名称

德州仪器

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-12-11 15:44:00

人工找货

ADC12QJ1600-Q1价格和库存,欢迎联系客服免费人工找货

ADC12QJ1600-Q1规格书详情

1 Features

• Radiation Performance:

– Total Ionizing Dose (TID): 300 krad (Si)

– Single Event Latchup (SEL): 120 MeV-cm2/mg

– Single Event Upset (SEU) immune registers

• ADC Core:

– Resolution: 12 Bit

– Maximum sampling rate: 1.6 GSPS

– Non-interleaved architecture

– Internal dither reduces high-order harmonics

• Performance specifications (–1 dBFS):

– SNR (100 MHz): 57.4 dBFS

– ENOB (100 MHz): 9.1 Bits

– SFDR (100 MHz): 64 dBc

– Noise floor (–20 dBFS): –147 dBFS

• Full-scale input voltage: 800 mVPP-DIFF

• Full-power input bandwidth: 6 GHz

• JESD204C Serial data interface:

– Support for 2 to 8 total SerDes lanes

– Maximum baud-rate: 17.16 Gbps

– 64B/66B and 8B/10B encoding modes

– Subclass-1 support for deterministic latency

– Compatible with JESD204B receivers

• Optional internal sampling clock generation

– Internal PLL and VCO (7.2–8.2 GHz)

• SYSREF Windowing eases synchronization

• Four clock outputs simplify system clocking

– Reference clocks for FPGA or adjacent ADC

– Reference clock for SerDes transceivers

• Timestamp input and output for pulsed systems

• Power consumption (1 GSPS): 1.9W

• Power supplies: 1.1 V, 1.9 V

2 Applications

• Electronic warfare (SIGINT, ELINT)

• Satellite communications (SATCOM)

3 Description

ADC12QJ1600-SP is a quad channel, 12-bit, 1.6

GSPS analog-to-digital converters (ADC). Low power

consumption, high sampling rate and 12-bit resolution

makes the device suited for a variety of multi-channel

communications systems.

Full-power input bandwidth (-3 dB) of 6 GHz enables

direct RF sampling of L-band and S-band.

4 Description (continued)

A number of clocking features are included to relax system hardware requirements, such as an internal phaselocked

loop (PLL) with integrated voltage-controlled oscillator (VCO) to generate the sampling clock. Four clock

outputs are provided to clock the logic and SerDes of the FPGA or ASIC. A timestamp input and output is

provided for pulsed systems.

JESD204C serialized interface decreases system size by reducing the amount of printed circuit board (PCB)

routing. Interface modes support from 2 to 8 lanes (dual and quad channel devices) or 1 to 4 lanes (for the

single channel device), with SerDes baud-rates up to 17.16 Gbps, to allow the optimal configuration for each

application.

供应商 型号 品牌 批号 封装 库存 备注 价格
NS
QFN-60
210907
一级代理原装正品,价格优势,支持实单!
询价
TI
2450+
FCCSP-144
6540
只做原厂原装正品终端客户免费申请样品
询价
ADI/亚德诺
26+
NA
60000
原装正品,可BOM配单
询价
Texas
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
询价
ADC12QM
25+
1
1
询价
TI/德州仪器
24+
QFN
9600
原装现货,优势供应,支持实单!
询价
TexasInstruments
18+
ICADC12BITQUADLVDS60-LLP
6580
公司原装现货/欢迎来电咨询!
询价
NS
23+
NA
282
专做原装正品,假一罚百!
询价
TI
三年内
1983
只做原装正品
询价
TI
23+
WQFN60
3200
公司只做原装,可来电咨询
询价