A67L8316中文资料联笙电子数据手册PDF规格书
A67L8316规格书详情
General Description
The AMIC Direct Bus Alternation™ (DBA™ ) SRAM family employs high-speed, low-power CMOS designs using an advanced CMOS process. The A67L8316, A67L8318, A67L7332, A67L7336 SRAMs integrate a 256K X 16, 256K X 18, 128K X 32 or 128K X 36 SRAM core with advanced synchronous peripheral circuitry and a 2-bit burst counter. These SRAMs are optimized for 100 percent bus utilization without the insertion of any wait cycles during Write Read alternation. The positive edge triggered single clock input (CLK) controls all synchronous inputs passing through the registers.
特性 Features
● Fast access time: 4.0/4.2/4.5/5.0 ns (143,133,117,100MHz)
● Direct Bus Alternation between READ and WRITE cycles allows 100 bus utilization
● Signal +3.3V ±5 power supply
● Individual Byte Write control capability
● Clock enable (CEN) pin to enable clock and suspend operations
● Clock-controlled and registered address, data and control signals
● Registered output for pipelined applications
● Three separate chip enables allow wide range of options for CE control, address pipelining
● Internally self-timed write cycle
● Selectable BURST mode (Linear or Interleaved)
● SLEEP mode (ZZ pin) provided
● Available in 100 pin LQFP package
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
AMIC |
25+ |
5 |
公司优势库存 热卖中! |
询价 | |||
ALLEGRO/美国埃戈罗 |
2026+ |
DIP |
54648 |
百分百原装现货 实单必成 欢迎询价 |
询价 | ||
ALLEGRO/雅丽高 |
24+ |
DIP |
990000 |
明嘉莱只做原装正品现货 |
询价 | ||
ALLEGRO/雅丽高 |
21+ |
DIP |
120000 |
长期代理优势供应 |
询价 | ||
ON/安森美 |
25+ |
SOT323 |
15000 |
全新原装现货,价格优势 |
询价 | ||
AMIC/联笙电子 |
2450+ |
LQFP100 |
6540 |
只做原厂原装正品现货或订货!终端工厂可以申请样品! |
询价 | ||
Allegro MicroSystems LLC |
22+ |
14DIP |
9000 |
原厂渠道,现货配单 |
询价 | ||
ALLEGRO |
22+ |
原厂原封 |
8200 |
原装现货库存.价格优势!! |
询价 | ||
Allegro MicroSystems |
25+ |
14-DIP |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
询价 | ||
ALLEGRO |
0822+ |
14SOIC |
12 |
询价 |


