首页>A67L7336E-5>规格书详情

A67L7336E-5中文资料PDF规格书

A67L7336E-5
厂商型号

A67L7336E-5

功能描述

256K X 16/18, 128K X 32/36 LVTTL, Pipelined DBA SRAM

文件大小

272.84 Kbytes

页面数量

19

生产厂商 Jiangsu Omigu Technology Co., Ltd.
企业简称

AMICC欧密格

中文名称

江苏欧密格光电科技股份有限公司官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2024-6-21 18:03:00

A67L7336E-5规格书详情

General Description

The AMIC Direct Bus Alternation™ (DBA™ ) SRAM family employs high-speed, low-power CMOS designs using an advanced CMOS process. The A67L8316, A67L8318, A67L7332, A67L7336 SRAMs integrate a 256K X 16, 256K X 18, 128K X 32 or 128K X 36 SRAM core with advanced synchronous peripheral circuitry and a 2-bit burst counter. These SRAMs are optimized for 100 percent bus utilization without the insertion of any wait cycles during Write Read alternation. The positive edge triggered single clock input (CLK) controls all synchronous inputs passing through the registers.

Features

● Fast access time: 4.0/4.2/4.5/5.0 ns (143,133,117,100MHz)

● Direct Bus Alternation between READ and WRITE cycles allows 100 bus utilization

● Signal +3.3V ±5 power supply

● Individual Byte Write control capability

● Clock enable (CEN) pin to enable clock and suspend operations

● Clock-controlled and registered address, data and control signals

● Registered output for pipelined applications

● Three separate chip enables allow wide range of options for CE control, address pipelining

● Internally self-timed write cycle

● Selectable BURST mode (Linear or Interleaved)

● SLEEP mode (ZZ pin) provided

● Available in 100 pin LQFP package

供应商 型号 品牌 批号 封装 库存 备注 价格
AMICC
23+
原厂原包
19960
只做进口原装 终端工厂免费送样
询价
AMIC
06+31
5
公司优势库存 热卖中!
询价
AMIC
2016+
LQFP100
6523
只做原装正品现货!或订货!
询价