首页>A67L1618E-3.5>规格书详情

A67L1618E-3.5中文资料联笙电子数据手册PDF规格书

PDF无图
厂商型号

A67L1618E-3.5

功能描述

2M X 18, 1M X 36 LVTTL, Pipelined ZeBL SRAM

文件大小

253.89 Kbytes

页面数量

18

生产厂商

AMICC

中文名称

联笙电子

网址

网址

数据手册

下载地址一下载地址二

更新时间

2025-10-9 10:06:00

人工找货

A67L1618E-3.5价格和库存,欢迎联系客服免费人工找货

A67L1618E-3.5规格书详情

General Description

The AMIC Zero Bus Latency (ZeBLTM) SRAM family employs high-speed, low-power CMOS designs using an advanced CMOS process.

The A67L1618, A67L0636 SRAMs integrate a 2M X 18, 1M X 36 SRAM core with advanced synchronous peripheral circuitry and a 2-bit burst counter. These SRAMs are optimized for 100 percent bus utilization without the insertion of any wait cycles during Write-Read alternation.

特性 Features

■ Fast access time: 2.6/2.8/3.2/3.5/3.8/4.2 (250/227/200/166/150/133MHz)

■ Zero Bus Latency between READ and WRITE cycles allows 100 bus utilization

■ Signal +3.3V ± 5 power supply

■ Individual Byte Write control capability

■ Clock enable ( CEN) pin to enable clock and suspend operations

■ Clock-controlled and registered address, data and control signals

■ Registered output for pipelined applications

■ Three separate chip enables allow wide range of options for CE control, address pipelining

■ Internally self-timed write cycle

■ Selectable BURST mode (Linear or Interleaved)

■ SLEEP mode (ZZ pin) provided

■ Available in 100 pin LQFP package

产品属性

  • 型号:

    A67L1618E-3.5

  • 制造商:

    AMICC

  • 制造商全称:

    AMIC Technology

  • 功能描述:

    2M X 18, 1M X 36 LVTTL, Pipelined ZeBL SRAM

供应商 型号 品牌 批号 封装 库存 备注 价格
ALLEGRO
25+
14-DIP
4258
原装正品 价格优势
询价
ALLEGRO
1633+
DIP14
3554
代理品牌
询价
Allegro MicroSystems, LLC
24+
14-DIP
36500
一级代理/放心采购
询价
ALLEGRO/雅丽高
24+
NA/
174
优势代理渠道,原装正品,可全系列订货开增值税票
询价
AAMIC
16+
TQFP
2500
进口原装现货/价格优势!
询价
ON/安森美
23+
SOT323
15000
全新原装现货,价格优势
询价
ALLEGRO/雅丽高
23+
DIP
50000
全新原装正品现货,支持订货
询价
ALLEGRO
0822+
14SOIC
20
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
ALLEGRO/美国埃戈罗
25+
DIP
54648
百分百原装现货 实单必成 欢迎询价
询价
Allegro MicroSystems LLC
22+
14DIP
9000
原厂渠道,现货配单
询价