首页>A67L0636E-2.6F>规格书详情
A67L0636E-2.6F中文资料联笙电子数据手册PDF规格书
A67L0636E-2.6F规格书详情
General Description
The AMIC Zero Bus Latency (ZeBLTM) SRAM family employs high-speed, low-power CMOS designs using an advanced CMOS process.
The A67L1618, A67L0636 SRAMs integrate a 2M X 18, 1M X 36 SRAM core with advanced synchronous peripheral circuitry and a 2-bit burst counter. These SRAMs are optimized for 100 percent bus utilization without the insertion of any wait cycles during Write-Read alternation.
特性 Features
■ Fast access time: 2.6/2.8/3.2/3.5/3.8/4.2 (250/227/200/166/150/133MHz)
■ Zero Bus Latency between READ and WRITE cycles allows 100 bus utilization
■ Signal +3.3V ± 5 power supply
■ Individual Byte Write control capability
■ Clock enable ( CEN) pin to enable clock and suspend operations
■ Clock-controlled and registered address, data and control signals
■ Registered output for pipelined applications
■ Three separate chip enables allow wide range of options for CE control, address pipelining
■ Internally self-timed write cycle
■ Selectable BURST mode (Linear or Interleaved)
■ SLEEP mode (ZZ pin) provided
■ Available in 100 pin LQFP package
产品属性
- 型号:
A67L0636E-2.6F
- 制造商:
AMICC
- 制造商全称:
AMIC Technology
- 功能描述:
2M X 18, 1M X 36 LVTTL, Pipelined ZeBL SRAM
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
ALLEGRO |
25+ |
14-DIP |
4258 |
原装正品 价格优势 |
询价 | ||
ALLEGRO |
0822+ |
14SOIC |
20 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
ALLEGRO/雅丽高 |
2308+ |
DIP-14 |
7896 |
十年专业专注 ADI优势渠道正品保证 |
询价 | ||
ALLEGRO/雅丽高 |
21+ |
DIP |
120000 |
长期代理优势供应 |
询价 | ||
ALLEGRO |
2023+ |
DIP14 |
58000 |
进口原装,现货热卖 |
询价 | ||
ALLEGRO |
1633+ |
DIP14 |
3554 |
代理品牌 |
询价 | ||
AMIC |
06+31 |
5 |
公司优势库存 热卖中! |
询价 | |||
Allegro MicroSystems LLC |
22+ |
14DIP |
9000 |
原厂渠道,现货配单 |
询价 | ||
ALLEGRO/雅丽高 |
24+ |
DIP |
990000 |
明嘉莱只做原装正品现货 |
询价 | ||
ALLEGRO/美国埃戈罗 |
24+ |
DIP |
60000 |
全新原装现货 |
询价 |