859S0412I数据手册Renesas中文资料规格书
859S0412I规格书详情
描述 Description
The 859S0412I is a 4:2 Differential-to-LVPECL/ LVDS Clock Multiplexer which can operate up to 3GHz. The 859S0412I has 4 selectable differential PCLKx/nPCLKx clock inputs. The PCLKx, nPCLKx input pairs can accept LVPECL, LVDS, CML or SSTL levels. The fully differential architecture and low propagation delay make it ideal for use in clock distribution circuits. The clock select pins have internal pulldown resistors. The CLK_SEL1 pin is the most significant bit and the binary number applied to the select pins will select the same numbered data input (i.e., 00 selects PCLK0, nPCLK0).
特性 Features
• High speed 4:1 differential multiplexer with a 1:2 fanout buffer
• Two differential LVPECL or LVDS output pairs
• Four selectable differential PCLKx, nPCLKx input pairs
• PCLKx, nPCLKx pairs can accept the following differential input levels: LVPECL, LVDS, CML, SSTL
• Maximum output frequency: 3GHz
• Translates any single ended input signal to LVPECL levels with resistor bias on nPCLKx input
• Part-to-part skew: 25ps (typical)
• Propagation delay: 555ps (typical)
• Additive phase jitter, RMS: 0.16ps (typical)
• Full 3.3V or 2.5V supply modes
• -40°C to 85°C ambient operating temperature
• Available in lead-free (RoHS 6) package
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
CET/華瑞 |
24+ |
NA/ |
4000 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
SEEQ |
24+ |
DIP |
80000 |
只做自己库存 全新原装进口正品假一赔百 可开13%增 |
询价 | ||
CTS/西迪斯 |
25+ |
SMD |
54815 |
百分百原装现货,实单必成,欢迎询价 |
询价 | ||
VISHAY |
25+ |
DFN-10 |
3200 |
全新原装、诚信经营、公司现货销售 |
询价 | ||
SEEQ |
21+ |
74 |
原装现货假一赔十 |
询价 | |||
SEEQ |
1738+ |
DIP |
8529 |
科恒伟业!只做原装正品,假一赔十! |
询价 | ||
N/A |
24+ |
QFN |
20000 |
一级代理原装现货假一罚十 |
询价 | ||
GS |
23+ |
6500 |
专注配单,只做原装进口现货 |
询价 | |||
INFINEON/英飞凌 |
24+ |
MODULE |
29954 |
只做原装进口现货 |
询价 | ||
IDT |
23+ |
TSSOP24 |
5000 |
原厂授权代理,海外优势订货渠道。可提供大量库存,详 |
询价 |