首页>74LVCH16373ADGG-Q100>规格书详情
74LVCH16373ADGG-Q100数据手册Nexperia中文资料规格书
74LVCH16373ADGG-Q100规格书详情
描述 Description
The 74LVC16373A-Q100 and 74LVCH16373A-Q100 are 16-bit D-type transparent latches featuring separate D-type inputs with bus hold (74LVCH16373A-Q100 only) for each latch and 3-state outputs for bus-oriented applications. One Latch Enable (LE) input and one Output Enable (OE) are provided for each octal. Inputs can be driven from either 3.3 V or 5 V devices. When disabled, up to 5.5 V can be applied to the outputs. These features allow the use of these devices in mixed 3.3 V and 5 V applications.
The device consists of two sections of eight D-type transparent latches with 3-state true outputs. When LE is HIGH, data at the Dn inputs enter the latches. In this condition, the latches are transparent, that is, the latch outputs change each time its corresponding D-input changes. The latches store the information that was present at the D-inputs one set-up time (tsu) preceding the HIGH-to-LOW transition of LE. When OE is LOW, the contents of the eight latches are available at the outputs. When OE is HIGH, the outputs go to the high impedance OFF-state. Operation of the OE input does not affect the state of the latches. Bus hold on the data inputs eliminates the need for external pull-up resistors to hold unused inputs.
This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.
特性 Features
• Automotive product qualification in accordance with AEC-Q100 (Grade 1)
• Specified from -40 °C to +85 °C and from -40 °C to +125 °C
• 5 V tolerant inputs/outputs for interfacing with 5 V logic
• Wide supply voltage range from 1.2 V to 3.6 V
• CMOS low power consumption
• Multibyte flow-through standard pinout architecture
• Multiple low inductance supply pins for minimum noise and ground bounce
• Direct interface with TTL levels
• All data inputs have bus hold (74LVCH16373A-Q100 only)
• High-impedance when VCC = 0 V
• Complies with JEDEC standard:
• JESD8-7A (1.65 V to 1.95 V)
• JESD8-5A (2.3 V to 2.7 V)
• JESD8-C/JESD36 (2.7 V to 3.6 V)
• ESD protection:
• MIL-STD-883, method 3015 exceeds 2000 V
• HBM JESD22-A114F exceeds 2000 V
• MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 Ω)
• CDM ANSI/ESDA/Jedec JS-002 exceeds 1000 V
技术参数
- 制造商编号
:74LVCH16373ADGG-Q100
- 生产厂家
:Nexperia
- VCC (V)
:1.2 - 3.6
- Logic switching levels
:TTL
- Output drive capability (mA)
:± 24
- tpd (ns)
:3
- Power dissipation considerations
:low
- Tamb (°C)
:-40~125
- Rth(j-a) (K/W)
:82
- Ψth(j-top) (K/W)
:2.0
- Rth(j-c) (K/W)
:37
- Package name
:TSSOP48
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
恩XP |
22+ |
48TSSOP |
9000 |
原厂渠道,现货配单 |
询价 | ||
TI/德州仪器 |
24+ |
NA/ |
14 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
Nexperia(安世) |
24+ |
TSSOP486.1mm |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | ||
TI/德州仪器 |
24+ |
TSSOP48 |
9600 |
原装现货,优势供应,支持实单! |
询价 | ||
Nexperia(安世) |
2021+ |
TSSOP-48 |
499 |
询价 | |||
TI |
2023+ |
TSSOP48 |
8700 |
原装现货 |
询价 | ||
TI |
TSSOP |
53650 |
一级代理 原装正品假一罚十价格优势长期供货 |
询价 | |||
24+ |
N/A |
65000 |
一级代理-主营优势-实惠价格-不悔选择 |
询价 | |||
TI/德州仪器 |
2447 |
TSSOP48 |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 | ||
TI |
2025+ |
TSSOP-48 |
16000 |
原装优势绝对有货 |
询价 |