首页>74LVC163PW>规格书详情
74LVC163PW中文资料Presettable synchronous 4-bit binary counter; synchronous reset数据手册Nexperia规格书

| 厂商型号 |
74LVC163PW |
| 参数属性 | 74LVC163PW 封装/外壳为16-TSSOP(0.173",4.40mm 宽);包装为卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带;类别为集成电路(IC)的计数器除法器;产品描述:IC 4-BIT SYNC BIN CNTR 16TSSOP |
| 功能描述 | Presettable synchronous 4-bit binary counter; synchronous reset |
| 封装外壳 | 16-TSSOP(0.173",4.40mm 宽) |
| 制造商 | Nexperia Nexperia B.V. |
| 中文名称 | 安世 安世半导体(中国)有限公司 |
| 数据手册 | |
| 更新时间 | 2025-11-19 8:24:00 |
| 人工找货 | 74LVC163PW价格和库存,欢迎联系客服免费人工找货 |
74LVC163PW规格书详情
描述 Description
The 74LVC163 is a synchronous presettable binary counter which features an internal look-ahead carry and can be used for high-speed counting. Synchronous operation is provided by having all flip-flops clocked simultaneously on the positive-going edge of the clock (pin CP). The outputs (pins Q0 to Q3) of the counters may be preset to a HIGH-level or LOW-level. A LOW-level at the parallel enable input (pin PE) disables the counting action and causes the data at the data inputs (pins D0 to D3) to be loaded into the counter on the positive-going edge of the clock (provided that the set-up and hold time requirements for PE are met). Preset takes place regardless of the levels at count enable inputs (pin CEP and CET). A LOW-level at the master reset input (pin MR) sets all four outputs of the flip-flops (pins Q0 to Q3) to LOW-level after the next positive-going transition on the clock input (pin CP) (provided that the set-up and hold time requirements for PE are met). This action occurs regardless of the levels at input pins PE, CET and CEP. This synchronous reset feature enables the designer to modify the maximum count with only one external NAND gate.
The look-ahead carry simplifies serial cascading of the counters. Both count enable inputs (pin CEP and CET) must be HIGH in count. The CET input is fed forward to enable the terminal count output (pin TC). The TC output thus enabled will produce a HIGH output pulse of a duration approximately equal to a HIGH-level output of Q0. This pulse can be used to enable the next cascaded stage.
The maximum clock frequency for the cascaded counters is determined by tPHL (propagation delay CP to TC) and tsu (set-up time CEP to CP) according to the formula: fmax=1/(tPHL(max)+tsu)
特性 Features
• Wide supply voltage range from 1.2 V to 3.6 V
• Inputs accept voltages up to 5.5 V
• CMOS low power consumption
• Direct interface with TTL levels
• Synchronous reset
• Synchronous counting and loading
• Two count enable inputs for n-bit cascading
• Positive edge-triggered clock
• Complies with JEDEC standard:
• JESD8-7A (1.65 V to 1.95 V)
• JESD8-5A (2.3 V to 2.7 V)
• JESD8-C/JESD36 (2.7 V to 3.6 V)
• ESD protection:
• HBM JESD22-A114F exceeds 2000 V
• MM JESD22-A115-B exceeds 200 V
• CDM JESD22-C101E exceeds 1000 V
• Specified from -40 °C to +85 °C and -40 °C to +125 °C
技术参数
- 制造商编号
:74LVC163PW
- 生产厂家
:Nexperia
- VCC (V)
:1.2 - 3.6
- Output drive capability (mA)
:± 24
- Logic switching levels
:CMOS/LVTTL
- tpd (ns)
:4.9
- Power dissipation considerations
:low
- Tamb (°C)
:-40~125
- Rth(j-a) (K/W)
:125
- Ψth(j-top) (K/W)
:4.6
- Rth(j-c) (K/W)
:54.7
- Package name
:TSSOP16
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
Nexperia |
2022+ |
原厂原包装 |
8600 |
全新原装 支持表配单 中国著名电子元器件独立分销 |
询价 | ||
Nexperia |
25+ |
N/A |
20000 |
询价 | |||
NEXPERIA |
22+ |
SMD |
2500 |
询价 | |||
NEXPERIA |
21+ |
标准封装 |
5000 |
进口原装,订货渠道! |
询价 | ||
恩XP |
24+ |
标准封装 |
17048 |
全新原装正品/价格优惠/质量保障 |
询价 | ||
恩XP |
24+ |
NA/ |
810 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
恩XP |
24+ |
TSSOP |
20000 |
全新原厂原装,进口正品现货,正规渠道可含税!! |
询价 | ||
74LVC163PW |
25+ |
2575 |
2575 |
询价 | |||
恩XP |
23+ |
NA |
20094 |
正纳10年以上分销经验原装进口正品做服务做口碑有支持 |
询价 | ||
PHI |
24+ |
TSSOP? |
5000 |
只做原装正品现货 欢迎来电查询15919825718 |
询价 |

