74LS73中文资料仙童半导体数据手册PDF规格书
替换型号
- 443-828
- 612308-1
- 74LS73
- 74LS73CH
- 74LS73J
- 74LS73W
- ECG74LS73
- HD74LS73
- HD74LS73P
- HE-443-828
- M74LS73AP
- M74LS73P
- MB74LS73A
- MB74LS73AM
- N74LS73F
- N74LS73N
- NTE74LS73
- SK74LS73
- SK74LS73A
- SN74LS73A
- SN74LS73AJ
- SN74LS73AJD
- SN74LS73AJDS
- SN74LS73AJS
- SN74LS73AN
- SN74LS73AND
- SN74LS73ANDS
- SN74LS73ANS
- SN74LS73AW
- SN74LS73J
- SN74LS73N
- TCG74LS73
- X420300730
74LS73规格书详情
General Description
This device contains two independent negative-edge-triggered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flops on the falling edge of the clock pulse. The clock triggering occurs at a voltage level and is not directly related to the transition time of the
negative going edge of the clock pulse. The data on the J and K inputs is allowed to change while the clock is HIGH or LOW without affecting the outputs as long as setup and hold times are not violated. A low logic level on the clear input will reset the outputs regardless of the levels of the
other inputs.
产品属性
- 型号:
74LS73
- 制造商:
TI
- 制造商全称:
Texas Instruments
- 功能描述:
DUAL J-K FLIP-FLOPS WITH CLEAR
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
25+ |
30000 |
房间原装现货特价热卖,有单详谈 |
询价 | ||||
SCS |
25+23+ |
SOP-14 |
7347 |
绝对原装正品全新进口深圳现货 |
询价 | ||
MITSUBISHI/三菱 |
25+ |
DIP |
880000 |
明嘉莱只做原装正品现货 |
询价 | ||
GS |
22+ |
SOP3.9 |
8000 |
原装正品支持实单 |
询价 | ||
HD |
25+ |
SOP |
3200 |
全新原装、诚信经营、公司现货销售 |
询价 | ||
24+ |
DIP |
275 |
新 |
询价 | |||
TI |
26+ |
原厂原封装 |
86720 |
全新原装正品价格最实惠 假一赔百 |
询价 | ||
SCS |
24+ |
SOP-14 |
9600 |
原装现货,优势供应,支持实单! |
询价 | ||
TI |
18+ |
DIP14 |
85600 |
保证进口原装可开17%增值税发票 |
询价 | ||
三菱 |
83+ |
DIP |
235 |
原装正品 |
询价 |


