首页>74HC112PW-Q100>规格书详情
74HC112PW-Q100中文资料Dual JK flip-flop with set and reset; negative-edge trigger数据手册Nexperia规格书
74HC112PW-Q100规格书详情
描述 Description
The 74HC112-Q100; 74HCT112-Q100 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. The J and K inputs control the state changes of the flip-flops as described in the mode select function table. The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation. Inputs include clamp diodes that enable the use of current limiting resistors to interface inputs to voltages in excess of VCC.
Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.
技术参数
- 制造商编号
:74HC112PW-Q100
- 生产厂家
:Nexperia
- VCC (V)
:2.0 - 6.0
- Logic switching levels
:CMOS
- Output drive capability (mA)
:± 5.2
- tpd (ns)
:17
- fmax (MHz)
:66
- Power dissipation considerations
:low
- Tamb (°C)
:-40~125
- Rth(j-a) (K/W)
:109
- Ψth(j-top) (K/W)
:1.0
- Rth(j-c) (K/W)
:36.7
- Package name
:TSSOP16
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
RENESAS(瑞萨)/IDT |
24+ |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | |||
TOSHIBA/东芝 |
24+ |
NA/ |
15 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
恩XP |
2016+ |
SOP-14 |
5254 |
只做原装,假一罚十,公司可开17%增值税发票! |
询价 | ||
ST |
23+ |
3.9mm |
12335 |
询价 | |||
TOS |
SOP |
538 |
正品原装--自家现货-实单可谈 |
询价 | |||
PHI |
05+ |
SOIC |
1000 |
自己公司全新库存绝对有货 |
询价 | ||
ON |
25+23+ |
SMD |
30116 |
绝对原装正品全新进口深圳现货 |
询价 | ||
tosh |
24+ |
N/A |
6980 |
原装现货,可开13%税票 |
询价 | ||
TOS |
22+ |
SOP-14 |
1000 |
全新原装现货!自家库存! |
询价 | ||
24+ |
5000 |
公司存货 |
询价 |