首页>74AUP1G74DC>规格书详情

74AUP1G74DC中文资料Low-power D-type flip-flop with set and reset; positive-edge trigger数据手册Nexperia规格书

PDF无图
厂商型号

74AUP1G74DC

参数属性

74AUP1G74DC 封装/外壳为8-VFSOP(0.091",2.30mm 宽);包装为卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带;类别为集成电路(IC)的触发器;产品描述:IC FF D-TYPE SNGL 1BIT 8VSSOP

功能描述

Low-power D-type flip-flop with set and reset; positive-edge trigger

封装外壳

8-VFSOP(0.091",2.30mm 宽)

制造商

Nexperia Nexperia B.V. All rights reserved

中文名称

安世 安世半导体(中国)有限公司

数据手册

下载地址下载地址二

更新时间

2025-9-24 14:10:00

人工找货

74AUP1G74DC价格和库存,欢迎联系客服免费人工找货

74AUP1G74DC规格书详情

描述 Description

The 74AUP1G74 provides a low-power, low-voltage single positive-edge triggered D-type flip-flop with individual data (D), clock (CP), set (SD) and reset (RD) inputs and complementary Q and Q outputs. The SD and RD are asynchronous active LOW inputs and operate independently of the clock input. Information on the data input is transferred to the Q output on the LOW-to-HIGH transition of the clock pulse. The D input must be stable one set-up time prior to the LOW-to-HIGH clock transition for predictable operation.
Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall times across the entire VCC range from 0.8 V to 3.6 V.
This device ensures a very low static and dynamic power consumption across the entire VCC range from 0.8 V to 3.6 V.
This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing the damaging backflow current through the device when it is powered down.

特性 Features

• Wide supply voltage range from 0.8 V to 3.6 V
• High noise immunity
• Complies with JEDEC standards:
• JESD8-12 (0.8 V to 1.3 V)
• JESD8-11 (0.9 V to 1.65 V)
• JESD8-7 (1.2 V to 1.95 V)
• JESD8-5 (1.8 V to 2.7 V)
• JESD8-B (2.7 V to 3.6 V)

• ESD protection:
• HBM JESD22-A114F Class 3A exceeds 5000 V
• MM JESD22-A115-A exceeds 200 V
• CDM JESD22-C101E exceeds 1000 V

• Low static power consumption; ICC = 0.9 μA (maximum)
• Latch-up performance exceeds 100 mA per JESD 78 Class II
• Inputs accept voltages up to 3.6 V
• Low noise overshoot and undershoot < 10 % of VCC
• IOFF circuitry provides partial power-down mode operation
• Multiple package options
• Specified from -40 °C to +85 °C and -40 °C to +125 °C

技术参数

  • 制造商编号

    :74AUP1G74DC

  • 生产厂家

    :Nexperia

  • VCC (V)

    :0.8 - 3.6

  • Logic switching levels

    :CMOS

  • Output drive capability (mA)

    :± 1.9

  • tpd (ns)

    :9.2

  • fmax (MHz)

    :400

  • Power dissipation considerations

    :ultra low

  • Tamb (°C)

    :-40~125

  • Rth(j-a) (K/W)

    :203

  • Ψth(j-top) (K/W)

    :34.1

  • Rth(j-c) (K/W)

    :113

  • Package name

    :VSSOP8

供应商 型号 品牌 批号 封装 库存 备注 价格
恩XP
24+
VSSOP8
45669
原装正品,现货库存,1小时内发货
询价
恩XP
21+
6000
只做原装正品,卖元器件不赚钱交个朋友
询价
恩XP
22+
VSSOP-8
8000
原装正品支持实单
询价
恩XP
1005+
VSSOP-8
1295
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
恩XP
24+
VSSOP8
21000
原装现货假一赔十
询价
NEXPERIA
2023+
VSSOP8
8800
正品渠道现货 终端可提供BOM表配单。
询价
恩XP
21+
NA
50028
原装现货假一赔十
询价
恩XP
24+
N/A
20000
原厂直供原装正品
询价
恩XP
24+
TSSOP-20
30000
原装正品公司现货,假一赔十!
询价
恩XP
25
6000
原装正品
询价