74ALS109A中文资料飞利浦数据手册PDF规格书
74ALS109A规格书详情
DESCRIPTION
The 74ALS109A is a dual positive edge-triggered JK-type flip-flop featuring individual J, K, clock, set, and reset inputs; also true and complementary outputs. Set (SD) and reset (RD) are asynchronous active-Low inputs and operate independently of the clock (CP) input.
The J and K are edge-triggered inputs which control the state changes of the flip-flops as described in the function table. Clock triggering occurs at a voltage level and is not directly related to the transition time of the positive-going pulse. The J and K inputs must be stable just one setup time prior to the Low-to-High transition of the clock for predictable operation. The JK design allows operation as a D flip-flop by tying J and K inputs together. Although the clock input is level sensitive, the positive transition of the clock pulse between the 0.8V and 2.0V levels should be equal to or less than the clock to output delay time for reliable operation.
产品属性
- 型号:
74ALS109A
- 制造商:
National Semiconductor
- 功能描述:
74ALS109N
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/德州仪器 |
25+ |
DIP |
880000 |
明嘉莱只做原装正品现货 |
询价 | ||
FSC |
2016+ |
SOP14 |
6528 |
只做进口原装现货!假一赔十! |
询价 | ||
TI |
25+23+ |
SOIC-165 |
9838 |
绝对原装正品全新进口深圳现货 |
询价 | ||
FSC |
25+ |
SOP |
3200 |
全新原装、诚信经营、公司现货销售 |
询价 | ||
TI |
24+ |
SOP5.2 |
1500 |
询价 | |||
PHI |
2402+ |
DIP-16 |
8324 |
原装正品!实单价优! |
询价 | ||
TI/德州仪器 |
24+ |
SOIC-165.2mm |
9600 |
原装现货,优势供应,支持实单! |
询价 | ||
TI/德州仪器 |
2023+ |
8700 |
原装现货 |
询价 | |||
SIG |
21+ |
DIP14 |
1638 |
只做原装正品,不止网上数量,欢迎电话微信查询! |
询价 | ||
FSC |
01+ |
SOP14 |
4510 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 |