68HC12D60中文资料恩XP数据手册PDF规格书
68HC12D60规格书详情
特性 Features
• 16-bit CPU12
– Upward compatible with M68HC11 instruction set
– Interrupt stacking and programmer’s model identical to
M68HC11
– 20-bit ALU
– Instruction queue
– Enhanced indexed addressing
• Multiplexed bus
– Single chip or expanded
– 16 address/16 data wide or 16 address/8 data narrow mode
• Two 8-bit ports with key wake-up interrupt (2 pins only are
available on 80QFP) and one I2C start bit detector (112TQFP
only)
• Memory
– 60K byte flash EEPROM, made of a 28K module and a 32K
module with 8K bytes protected BOOT section in each module
(68HC912D60)
– 60K byte ROM (68HC12D60)
– 1K byte EEPROM
– 2K byte RAM
• Analog-to-digital converters
– 2 x 8-channels, 10-bit resolution in 112TQFP
– 1 x 8-channels, 8-bit resolution in 80QFP
• 1M bit per second, CAN 2.0 A, B software compatible module
– Two receive and three transmit buffers
– Flexible identifier filter programmable as 2 x 32 bit, 4 x 16 bit or
8 x 8 bit
– Four separate interrupt channels for Rx, Tx, error and wake-up
– Low-pass filter wake-up function
– In 80QFP, only TxCAN and RxCAN pins are available
– Loop-back for self test operation
– Programmable link to a timer input capture channel, for timestamping
and network synchronization.
• Enhanced capture timer (ECT)
– 16-bit main counter with 7-bit prescaler
– 8 programmable input capture or output compare channels; 4
of the 8 input captures with buffer
– Input capture filters and buffers, three successive captures on
four channels, or two captures on four channels with a
capture/compare selectable on the remaining four
– Four 8-bit or two 16-bit pulse accumulators
– 16-bit modulus down-counter with 4-bit prescaler
– Four user-selectable delay counters for signal filtering
• 4 PWM channels with programmable period and duty cycle
– 8-bit 4-channel or 16-bit 2-channel
– Separate control for each pulse width and duty cycle
– Center- or left-aligned outputs
– Programmable clock select logic with a wide range of
frequencies
• Serial interfaces
– Two asynchronous serial communications interfaces (SCI)
– MI-Bus implemented on final devices
– Synchronous serial peripheral interface (SPI)
• LIM (light integration module)
– WCR (windowed COP watchdog, real time interrupt, clock
monitor)
– ROC (reset and clocks)
– MEBI (multiplexed external bus interface)
– MBI (internal bus interface and map)
– INT (interrupt control)
• Clock generation
– Phase-locked loop clock frequency multiplier
– Limp home mode in absence of external clock
– Slow mode divider
– Low power 0.5 to 16 MHz crystal oscillator reference clock
• 112-Pin TQFP package or 80-pin QFP package
– Up to 68 general-purpose I/O lines, plus up to 18 input-only
lines in 112TQFP
or
Up to 48 general-purpose I/O lines, plus up to 10 input-only
lines in 80QFP
• 8MHz operation at 5V
• Development support
– Single-wire background debug™ mode (BDM)
– On-chip hardware breakpoints
产品属性
- 型号:
68HC12D60
- 制造商:
MOTOROLA
- 制造商全称:
Motorola, Inc
- 功能描述:
Pin out and Signal Descriptions
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
HAR |
24+ |
DIP8 |
80000 |
只做自己库存 全新原装进口正品假一赔百 可开13%增 |
询价 | ||
25+ |
2 |
公司优势库存 热卖中!! |
询价 | ||||
INTERSIL |
00+ |
SMD |
134 |
全新原装100真实现货供应 |
询价 | ||
HARRIS |
22+ |
SOP20 |
8000 |
原装正品支持实单 |
询价 | ||
MOTOROLA |
TQFP132 |
900 |
优势库存 |
询价 | |||
HAR |
24+ |
SOP20 |
100 |
询价 | |||
HAR |
24+ |
SOP |
3500 |
原装现货,可开13%税票 |
询价 | ||
HAR |
2023+ |
SOP |
50000 |
原装现货 |
询价 | ||
HAR |
25+ |
10 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
询价 | |||
HARRIS |
24+ |
DIP-8 |
12000 |
原装正品 有挂就有货 |
询价 |


