首页>XMC7200D-E272K8384AA>规格书详情

XMC7200D-E272K8384AA中文资料PDF规格书

XMC7200D-E272K8384AA
厂商型号

XMC7200D-E272K8384AA

功能描述

XMC7000 microcontroller 32-bit Arm® Cortex®-M7 General description

文件大小

2.10998 Mbytes

页面数量

189

生产厂商 Infineon Technologies AG
企业简称

Infineon英飞凌

中文名称

英飞凌科技公司官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2024-5-28 16:20:00

XMC7200D-E272K8384AA规格书详情

Features

• CPU subsystem

- One or two 350-MHz 32-bit Arm® Cortex®-M7 CPUs, each with

• Single-cycle multiply

• Single/double-precision floating point unit (FPU)

• 16-KB data cache, 16-KB instruction cache

• Memory Protection Unit (MPU)

• 16-KB instruction and 16-KB data Tightly-Coupled Memories (TCM)

- 100-MHz 32-bit Arm® Cortex® M0+ CPU with

• Single-cycle multiply

• Memory Protection Unit

- Inter-processor communication in hardware

- Three DMA controllers

• Peripheral DMA controller #0 (P-DMA0, DW0) with 143 channels

• Peripheral DMA controller #1 (P-DMA1, DW1) with 65 channels

• Memory DMA controller (M-DMA0, DMAC0) with 8 channels

• Integrated memories

- 8384 KB of code-flash with an additional 256 KB of work-flash

• Read-While-Write (RWW) allows updating the code-flash/work-flash while executing from it

• Single- and dual-bank modes (specifically for Firmware update Over The Air [FOTA])

• Flash programming through SWD/JTAG interface

- 1024-KB of SRAM with selectable retention granularity

• Cryptography engine

- Supports Enhanced Secure Hardware Extension (eSHE) and Hardware Security Module (HSM)

- Secure boot and authentication

• Using digital signature verification

• Using fast secure boot

- AES: 128-bit blocks, 128-/192-/256-bit keys

- 3DES: 64-bit blocks, 64-bit key

- Vector unit supporting asymmetric key cryptography such as Rivest-Shamir-Adleman (RSA) and Elliptic Curve

(ECC)

- SHA-1/2/3: SHA-512, SHA-256, SHA-160 with variable length input data

- CRC: supports CCITT CRC16 and IEEE-802.3 CRC32

- True random number generator (TRNG) and pseudo random number generator (PRNG)

- Galois/Counter Mode (GCM)

• Safety for application

- Memory protection unit (MPU)

- Shared memory protection unit (SMPU)

- Peripheral protection unit (PPU)

- Watchdog timer (WDT)

- Multi-counter watchdog timer (MCWDT)

- Low-voltage detector (LVD)

- Brown-out detection (BOD)

- Overvoltage detection (OVD)

- Clock supervisor (CSV)

- Hardware error correction (SECDED ECC) on all safety-critical memories (SRAM, flash, TCM)

• Low-power 2.7-V to 5.5-V operation

- Low-power Active, Sleep, Low-power Sleep, DeepSleep, and Hibernate modes for fine-grained power

management

- Configurable options for robust BOD

• Two threshold levels (2.7 V and 3.0 V) for BOD on VDDD and VDDA

• One threshold level (1.1 V) for BOD on VCCD

• Wakeup

- Up to two pins to wake from Hibernate mode

- Up to 220 GPIO pins to wake from Sleep modes

- Event Generator, SCB, Watchdog Timer, RTC alarms to wake from DeepSleep modes

• Clocks

- Internal Main Oscillator (IMO)

- Internal Low-Speed Oscillator (ILO)

- External Crystal Oscillator (ECO)

- Watch Crystal Oscillator (WCO)

- Phase-Locked Loop (PLL)

- Frequency-Locked Loop (FLL)

• Communication interfaces

- Up to 10 CAN FD channels

• Increased data rate (up to 8 Mbps) compared to classic CAN, limited by physical layer topology and

transceivers

• Compliant to ISO 11898-1:2015

• Supports all the requirements of Bosch CAN FD Specification V1.0 for non-ISO CAN FD

• ISO 16845:2015 certificate available

- Up to 11 runtime-reconfigurable SCB (serial communication block) channels, each configurable as I2C, SPI,

or UART

- Up to two 10/100/1000 Mbps Ethernet MAC interfaces conforming to IEEE-802.3az

• Supports the following PHY interfaces:

Media-independent interface (MII)

Reduced media-independent interface (RMII)

Reduced gigabit media-independent interface (RGMII)

• Compliant with IEEE-802.1BA Audio Video Bridging (AVB)

• Compliant with IEEE-1588 Precision Time Protocol (PTP)

• External memory interface

- One SPI (Single, Dual, Quad, or Octal) or HYPERBUS™ interface

- On-the-fly encryption and decryption

- Execute-In-Place (XIP) from external memory

• SDHC interface

- One Secure Digital High Capacity (SDHC) interface supporting embedded MultiMediaCard (eMMC), Secure

Digital (SD), or SDIO (Secure Digital Input Output)

• Compliant to eMMC 5.1, SD 6.0, and SDIO 4.10 specifications

- Data rates up to SD High Speed 50 MHz, or eMMC 52 MHz DDR

• Audio interface

- Three Inter-IC Sound (I2S) Interfaces for connecting digital audio devices

- I2S, left justified, or Time Division Multiplexed (TDM) audio formats

- Independent transmit or receive operation, each in master or slave mode

• Timers

- Up to 102 16-bit and 16 32-bit Timer/Counter Pulse-Width Modulator (TCPWM) blocks

• Up to 15 16-bit counters for motor control

• Up to 87 16-bit counters and 16 32-bit counters for regular operations

• Supports timer, capture, quadrature decoding, pulse-width modulation (PWM), PWM with dead time

(PWM_DT), pseudo-random PWM (PWM_PR), and shift-register (SR) modes

- Up to 16 Event Generation (EVTGEN) timers supporting cyclic wakeup from DeepSleep

• Events trigger a specific device operation (such as execution of an interrupt handler, a SAR ADC conversion,

and so on)

• Real time clock (RTC)

- Year/Month/Date, Day-of-week, Hour:Minute:Second fields

- 12- and 24-hour formats

- Automatic leap-year correction

• I/O

- Up to 220 Programmable I/Os

- Three I/O types

• GPIO Standard (GPIO_STD)

• GPIO Enhanced (GPIO_ENH)

• High-Speed I/O Standard (HSIO_STD)

• Regulators

- Generates a 1.1-V nominal core supply from a 2.7-V to 5.5-V input supply

- Three regulators:

• DeepSleep

• Core internal

• Core external

• Programmable analog

- Three SAR A/D converters with up to 99 external channels (96 I/Os + 3 I/Os for motor control)

• Each ADC supports 32 logical channels, with 32 + 1 physical connections. Any external channel can be

connected to any logical channel in the respective SAR.

- Each ADC supports 12-bit resolution and sampling rates of up to 1 Msps

- Each ADC also supports six internal analog inputs like

• Bandgap reference to establish absolute voltage levels

• Calibrated diode for junction temperature calculations

• Two AMUXBUS inputs and two direct connections to monitor supply levels

- Each ADC supports addressing of external multiplexers

- Each ADC has a sequencer supporting autonomous scanning of configured channels

- Synchronized sampling of all ADCs for motor-sense applications

• Smart I/O

- Up to five Smart I/O blocks, which can perform Boolean operations on signals going to and from I/Os

- Up to 36 I/Os (GPIO_STD) supported

• Debug interface

- JTAG controller and interface compliant to IEEE-1149.1-2001

- Arm® SWD (Serial Wire Debug) port

- Supports Arm® Embedded Trace Macrocell (ETM) Trace

• Data trace using SWD

• Instruction and data trace using JTAG

• Industry advanced development tools

- Infineon IDE ModusToolbox™ software for code development and debugging

• Packages

- 176-TEQFP, 24 × 24 × 1.7 mm (max), 0.5-mm lead pitch

- 272-BGA, 16 × 16 × 1.7 mm (max), 0.8-mm ball pitch

供应商 型号 品牌 批号 封装 库存 备注 价格
Infineon Technologies
23+
176-LQFP
4500
原装正品 正规报关 可开增值税票
询价
Infineon
23+
272-LFBGA
3873
确保原装正品,一站式配单-认准水星电子。
询价
INFINEON/英飞凌
2021+
75000
十年专营原装现货,假一赔十
询价
Infineon Technologies
2年内批号
272-LFBGA
4800
只供原装进口公司现货+可订货
询价
INFINEON
23+
PG-VQFN-24
8000
只做原装现货
询价
Infineon(英飞凌)
2112+
PG-VQFN-24
115000
6000个/圆盘一级代理专营品牌!原装正品,优势现货,
询价
英飞凌
22+
NA
500000
万三科技,秉承原装,购芯无忧
询价
Infineon Technologies
24+
-
9350
独立分销商,公司只做原装,诚心经营,免费试样正品保证
询价
Infineon(英飞凌)
23+
VQFN24
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
Infineon Technologies
23+/22+
960
原装进口订货7-10个工作日
询价