XIO3130中文资料集成 PCI Express® (PCIe) 1:3 4 端口 4 通道分组交换机数据手册TI规格书
XIO3130规格书详情
描述 Description
The Texas Instruments XIO3130 switch is a PCI Express ×1 3-port fanout switch. The XIO3130 provides a single ×1 upstream port supporting full 250-MB/s packet throughput in each direction simultaneously. Three independently configurable ×1 downstream ports are provided that also support full 250-MB/s packet throughput in each direction simultaneously.
A cut-through architecture is implemented to reduce the latency associated with packets moving through the PCI Express fabric. As soon as the address or routing information is decoded within the header of a packet entering an ingress port, the packet is directed to the egress port for forwarding. Packet poisoning using the EDB framing signal is supported in circumstances where packet errors are detected after the transmission of the egress packet begins.
The downstream ports may be configured to support PCI Hot Plug slot implementations. In this scenario, the system designer may decide to use the integrated PCI Hot Plug-compliant controller. This feature is available through the classic PCI configuration space under the PCI Express Capability Structure. When enabled, the downstream ports provide the PCI Hot Plug standard mechanism to apply and remove power to the slot or socket.
Power-management features include Active State Power Management, PME mechanisms, the Beacon/Wake protocol, and all conventional PCI D-states. When ASPM is enabled, each link automatically saves power when idle using the L0s and L1 states. PME messages are supported along with the PME_Turn_Off/PME_TO_Ack protocol.
When enabled, the upstream port supports Beacon transmission as well as the WAKE side band signal to wake the system as the result of a PCI Hot Plug event. Furthermore, the downstream ports may be configured to detect Beacon from downstream devices and forward this upstream. The switch also supports the translation and forwarding of WAKE from a downstream device into Beacon on the upstream port for cabled implementations.
特性 Features
• PCI Express Base Specification, Revision 1.1
• PCI-to-PCI Bridge Architecture Specification, Revision 1.1
• PCI Express Fanout Switch With One ×1 Upstream Port and Three ×1 Downstream Ports
• 256-Byte Maximum Data Payload Size
• Wake Event and Beacon Support
• Active State Power Management (ASPM) Using Both L0s and L1
• Integrated AUX Power Switch Drains VAUX Power Only When Main Power Is Off
• Integrated REFCLK Buffers for Switch Downstream Ports
• Optional Serial EEPROM for System-Specific Configuration Register Initialization
PCI Express, PCI Hot Plug are trademarks of others.
技术参数
- 制造商编号
:XIO3130
- 生产厂家
:TI
- Protocols
:PCIe
- Applications
:PCIe
- Number of channels (#)
:4
- Speed (Max) (Gbps)
:2.5
- Supply voltage (V)
:1.5
- Rating
:Catalog
- Operating temperature range (C)
:-40 to 85
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/德州仪器 |
24+ |
NA/ |
3753 |
原厂直销,现货供应,账期支持! |
询价 | ||
TI |
20+ |
BGA |
53650 |
TI原装主营-可开原型号增税票 |
询价 | ||
24+ |
UBGA-196 |
20000 |
全新原厂原装,进口正品现货,正规渠道可含税!! |
询价 | |||
TI |
BGA |
2745 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | |||
TI(德州仪器) |
2024+ |
N/A |
500000 |
诚信服务,绝对原装原盘 |
询价 | ||
TI/德州仪器 |
22+ |
BGA |
12245 |
现货,原厂原装假一罚十! |
询价 | ||
TI/TEXAS |
23+ |
原厂封装 |
8931 |
询价 | |||
TI |
24+ |
NFBGA|196 |
70230 |
免费送样原盒原包现货一手渠道联系 |
询价 | ||
TI/德州仪器 |
2450+ |
UBGA-196 |
9850 |
只做原装正品现货或订货假一赔十! |
询价 | ||
TI |
16+ |
BGA |
890 |
进口原装现货/价格优势! |
询价 |