首页>UPD720100A>规格书详情
UPD720100A中文资料USB2.0 HOST CONTROLLER数据手册Renesas规格书
UPD720100A规格书详情
描述 Description
The µPD720100A complies with the Universal Serial Bus Specification Revision 2.0 and Open Host Controller Interface Specification for full-/low-speed signaling and Intel's Enhanced Host Controller Interface Specification for high-speed signaling and works up to 480 Mbps. The µPD720100A is integrated three host controller cores with PCI interface and USB2.0 transceivers into a single chip. Detailed function descriptions are provided in the following user’s manual. Be sure to read the manual before designing. µPD720100A User’s Manual: S15534EFEATURES
• Compliant with Universal Serial Bus Specification Revision 2.0 (Data Rate 1.5/12/480 Mbps)
• Compliant with Open Host Controller Interface Specification for USB Rev 1.0a
• Compliant with Enhanced Host Controller Interface Specification for USB Rev 0.95
• PCI multi-function device consists of two OHCI host controller cores for full-/low-speed signaling and one EHCI
host controller core for high-speed signaling.
• Root hub with five (max.) downstream facing ports which are shared by OHCI and EHCI host controller core
• All downstream facing ports can handle high-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps) transaction.
• Configurable number of downstream facing ports (2 to 5)
• 32-bit 33 MHz host interface compliant to PCI Specification release 2.2.
• Supports PCI Mobile Design Guide Revision 1.1.
• Supports PCI-Bus Power Management Interface Specification release 1.1.
• PCI Bus bus-master access
• System clock is generated by 30 MHz X’tal or 48 MHz clock input.
• Operational registers direct-mapped to PCI memory space
• Legacy support for all downstream facing ports. Legacy support features allow easy migration for motherboard implementation.
• 3.3 V power supply, PCI signal pins have 5 V tolerant circuit.
特性 Features
• Compliant with Universal Serial Bus Specification Revision 2.0 (Data Rate 1.5/12/480 Mbps)
• Compliant with Open Host Controller Interface Specification for USB Rev 1.0a
• Compliant with Enhanced Host Controller Interface Specification for USB Rev 0.95
• PCI multi-function device consists of two OHCI host controller cores for full-/low-speed signaling and one EHCI
host controller core for high-speed signaling.
• Root hub with five (max.) downstream facing ports which are shared by OHCI and EHCI host controller core
• All downstream facing ports can handle high-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps) transaction.
• Configurable number of downstream facing ports (2 to 5)
• 32-bit 33 MHz host interface compliant to PCI Specification release 2.2.
• Supports PCI Mobile Design Guide Revision 1.1.
• Supports PCI-Bus Power Management Interface Specification release 1.1.
• PCI Bus bus-master access
• System clock is generated by 30 MHz X’tal or 48 MHz clock input.
• Operational registers direct-mapped to PCI memory space
• Legacy support for all downstream facing ports. Legacy support features allow easy migration for motherboard implementation.
• 3.3 V power supply, PCI signal pins have 5 V tolerant circuit.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
NEC |
24+ |
NA/ |
3599 |
原厂直销,现货供应,账期支持! |
询价 | ||
NEC |
24+ |
QFP |
20000 |
全新原厂原装,进口正品现货,正规渠道可含税!! |
询价 | ||
NEC |
25+ |
NA |
880000 |
明嘉莱只做原装正品现货 |
询价 | ||
NEC |
25+23+ |
QFP |
35639 |
绝对原装正品全新进口深圳现货 |
询价 | ||
NEC |
2023+ |
QFP |
23799 |
全新原装正品,优势价格 |
询价 | ||
NEC |
25+ |
BGA |
4500 |
全新原装、诚信经营、公司现货销售! |
询价 | ||
NEC |
2402+ |
BGA |
8324 |
原装正品!实单价优! |
询价 | ||
NEC |
24+ |
BGA |
15000 |
原装正品/假一罚十/支持样品/可开发票 |
询价 | ||
NEC |
22+ |
BGA |
1000 |
全新原装现货!自家库存! |
询价 | ||
NEC |
17+ |
QFP |
6200 |
100%原装正品现货 |
询价 |


