首页>UPD720100A>规格书详情
UPD720100A中文资料USB2.0 HOST CONTROLLER数据手册Renesas规格书
UPD720100A规格书详情
描述 Description
The µPD720100A complies with the Universal Serial Bus Specification Revision 2.0 and Open Host Controller Interface Specification for full-/low-speed signaling and Intel's Enhanced Host Controller Interface Specification for high-speed signaling and works up to 480 Mbps. The µPD720100A is integrated three host controller cores with PCI interface and USB2.0 transceivers into a single chip. Detailed function descriptions are provided in the following user’s manual. Be sure to read the manual before designing. µPD720100A User’s Manual: S15534EFEATURES
• Compliant with Universal Serial Bus Specification Revision 2.0 (Data Rate 1.5/12/480 Mbps)
• Compliant with Open Host Controller Interface Specification for USB Rev 1.0a
• Compliant with Enhanced Host Controller Interface Specification for USB Rev 0.95
• PCI multi-function device consists of two OHCI host controller cores for full-/low-speed signaling and one EHCI
host controller core for high-speed signaling.
• Root hub with five (max.) downstream facing ports which are shared by OHCI and EHCI host controller core
• All downstream facing ports can handle high-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps) transaction.
• Configurable number of downstream facing ports (2 to 5)
• 32-bit 33 MHz host interface compliant to PCI Specification release 2.2.
• Supports PCI Mobile Design Guide Revision 1.1.
• Supports PCI-Bus Power Management Interface Specification release 1.1.
• PCI Bus bus-master access
• System clock is generated by 30 MHz X’tal or 48 MHz clock input.
• Operational registers direct-mapped to PCI memory space
• Legacy support for all downstream facing ports. Legacy support features allow easy migration for motherboard implementation.
• 3.3 V power supply, PCI signal pins have 5 V tolerant circuit.
特性 Features
• Compliant with Universal Serial Bus Specification Revision 2.0 (Data Rate 1.5/12/480 Mbps)
• Compliant with Open Host Controller Interface Specification for USB Rev 1.0a
• Compliant with Enhanced Host Controller Interface Specification for USB Rev 0.95
• PCI multi-function device consists of two OHCI host controller cores for full-/low-speed signaling and one EHCI
host controller core for high-speed signaling.
• Root hub with five (max.) downstream facing ports which are shared by OHCI and EHCI host controller core
• All downstream facing ports can handle high-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps) transaction.
• Configurable number of downstream facing ports (2 to 5)
• 32-bit 33 MHz host interface compliant to PCI Specification release 2.2.
• Supports PCI Mobile Design Guide Revision 1.1.
• Supports PCI-Bus Power Management Interface Specification release 1.1.
• PCI Bus bus-master access
• System clock is generated by 30 MHz X’tal or 48 MHz clock input.
• Operational registers direct-mapped to PCI memory space
• Legacy support for all downstream facing ports. Legacy support features allow easy migration for motherboard implementation.
• 3.3 V power supply, PCI signal pins have 5 V tolerant circuit.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
NEC |
20+ |
BGA |
35830 |
原装优势主营型号-可开原型号增税票 |
询价 | ||
NEC |
22+ |
BGA |
1000 |
全新原装现货!自家库存! |
询价 | ||
NEC |
20+ |
QFP |
500 |
样品可出,优势库存欢迎实单 |
询价 | ||
NEC |
1 |
QFP |
3 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
NEC |
04+ |
LQFP |
20 |
原装现货海量库存欢迎咨询 |
询价 | ||
NEC |
24+ |
QFP |
5989 |
公司原厂原装现货假一罚十!特价出售!强势库存! |
询价 | ||
NEC |
2023+ |
BGA |
8800 |
正品渠道现货 终端可提供BOM表配单。 |
询价 | ||
NEC |
24+ |
BGA |
14 |
询价 | |||
NEC |
23+ |
QFP |
12335 |
询价 | |||
NEC |
25+ |
BGA |
8 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
询价 |