首页>UPD48288109AFF-E18-DW1-A>规格书详情
UPD48288109AFF-E18-DW1-A中文资料瑞萨数据手册PDF规格书
UPD48288109AFF-E18-DW1-A规格书详情
Features
• SRAM-type interface
• Double-data-rate architecture
• PLL circuitry
• Cycle time: 1.875 ns @ tRC = 15 ns
2.5 ns @ tRC = 15 ns
2.5 ns @ tRC = 20 ns
3.3 ns @ tRC = 20 ns
• Non-multiplexed addresses
• Multiplexing option is available.
• Data mask for WRITE commands
• Differential input clocks (CK and CK#)
• Differential input data clocks (DK and DK#)
• Data valid signal (QVLD)
• Programmable burst length: 2 / 4 / 8 (x9 / x18)
• User programmable impedance output (25 Ω - 60 Ω)
• JTAG boundary scan
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
RENESAS/瑞萨 |
24+ |
NA/ |
6250 |
原厂直销,现货供应,账期支持! |
询价 | ||
原装RENESAS |
15+ |
BGA |
80 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
RENESAS/瑞萨 |
2023+ |
BGA |
3000 |
一级代理优势现货,全新正品直营店 |
询价 | ||
RENESAS/瑞萨 |
18+ |
BGA |
13075 |
全新原装现货,可出样品,可开增值税发票 |
询价 | ||
原装RENESAS |
21+ |
BGA |
80 |
原装现货假一赔十 |
询价 | ||
Renesa |
21+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
原装RENESAS |
23+ |
BGA |
30000 |
代理全新原装现货,价格优势 |
询价 | ||
RENESAS/瑞萨 |
24+ |
BGA |
8120 |
全新原装正品现货 假一赔十 |
询价 | ||
RENESAS/瑞萨 |
21+ |
BGA |
9800 |
只做原装正品假一赔十!正规渠道订货! |
询价 | ||
原装RENES |
23+ |
BGA |
8560 |
受权代理!全新原装现货特价热卖! |
询价 |