首页>UPD46364092BF1-E40Y-EQ1>规格书详情
UPD46364092BF1-E40Y-EQ1中文资料瑞萨数据手册PDF规格书
相关芯片规格书
更多- UPD4632312AF9-BE75X-BC2
- UPD4632312AF9-BE85X-BC2
- UPD4632312AF9-B60X-BC2
- UPD4632312AF9-B65X-BC2
- UPD4632312A-X
- UPD4632312A-X
- UPD46185362BF1-E40-EQ1-A
- UPD46185362BF1-E40Y-EQ1
- UPD46185362BF1-E40Y-EQ1-A
- UPD46364092B
- UPD46364092BF1-E33-EQ1
- UPD46364092BF1-E33-EQ1-A
- UPD46364092BF1-E33Y-EQ1
- UPD46364092BF1-E33Y-EQ1-A
- UPD46364092BF1-E40-EQ1
- UPD46364092BF1-E40-EQ1-A
- UPD46185364BF1-E40-EQ1-A
- UPD46185364BF1-E40-EQ1
UPD46364092BF1-E40Y-EQ1规格书详情
Features
• 1.8 ± 0.1 V power supply
• 165-pin PLASTIC BGA (13 x 15)
• HSTL interface
• PLL circuitry for wide output data valid window and future frequency scaling
• Pipelined double data rate operation
• Common data input/output bus
• Two-tick burst for low DDR transaction size
• Two input clocks (K and K#) for precise DDR timing at clock rising edges only
• Two output clocks (C and C#) for precise flight time
and clock skew matching-clock and data delivered together to receiving device
• Internally self-timed write control
• Clock-stop capability. Normal operation is restored in 20 μs after clock is resumed.
• User programmable impedance output (35 to 70 Ω)
• Fast clock cycle time : 3.3 ns (300 MHz), 4.0 ns (250 MHz)
• Simple control logic for easy depth expansion
• JTAG 1149.1 compatible test access port
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
RENESAS/瑞萨 |
24+ |
NA/ |
3302 |
原厂直销,现货供应,账期支持! |
询价 | ||
RENESAS |
24+ |
BGA |
80000 |
只做自己库存,全新原装进口正品假一赔百,可开13%增 |
询价 | ||
Renesas |
1307+ |
BGA |
9 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
RENESAS/瑞萨 |
22+ |
N/A |
12245 |
现货,原厂原装假一罚十! |
询价 | ||
Renesas |
25+ |
BGA |
8800 |
公司只做原装,详情请咨询 |
询价 | ||
RENESAS/瑞萨 |
23+ |
BGA |
3000 |
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、 |
询价 | ||
Renesas |
20+ |
BGA |
9 |
进口原装现货,假一赔十 |
询价 | ||
RENESAS/瑞萨 |
2022+ |
NA |
8600 |
原装正品,欢迎来电咨询! |
询价 | ||
RENESAS |
22+ |
NA |
500000 |
万三科技,秉承原装,购芯无忧 |
询价 | ||
RENESAS/瑞萨 |
2447 |
BGA |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 |