首页>UPD46185092BF1-E33-EQ1>规格书详情
UPD46185092BF1-E33-EQ1中文资料瑞萨数据手册PDF规格书
相关芯片规格书
更多- UPD46184362BF1-E40-EQ1-A
- UPD46184362BF1-E40-EQ1
- UPD46184362BF1-E40Y-EQ1
- UPD46184362BF1-E40Y-EQ1-A
- UPD46184362BF1-E33-EQ1
- UPD46184362BF1-E33-EQ1-A
- UPD46184362BF1-E33Y-EQ1
- UPD46184362BF1-E33Y-EQ1-A
- UPD46184185BF1-E33Y-EQ1-A
- UPD46184185BF1-E33Y-EQ1
- UPD46184185BF1-E40-EQ1
- UPD46184185BF1-E40-EQ1-A
- UPD46184185BF1-E40Y-EQ1
- UPD46184185BF1-E40Y-EQ1-A
- UPD46185084B
- UPD46185092B
- UPD46185084BF1-E33-EQ1
- UPD46185084BF1-E33-EQ1-A
UPD46185092BF1-E33-EQ1规格书详情
Features
• 1.8 ± 0.1 V power supply
• 165-pin PLASTIC BGA (13 x 15)
• HSTL interface
• PLL circuitry for wide output data valid window and future frequency scaling
• Separate independent read and write data ports with concurrent transactions
• 100% bus utilization DDR READ and WRITE operation
• Two-tick burst for low DDR transaction size
• Two input clocks (K and K#) for precise DDR timing at clock rising edges only
• Two output clocks (C and C#) for precise flight time and clock skew matching-clock
and data delivered together to receiving device
• Internally self-timed write control
• Clock-stop capability. Normal operation is restored in 20 μs after clock is resumed.
• User programmable impedance output (35 to 70 Ω)
• Fast clock cycle time : 3.3 ns (300 MHz), 2.0 ns (250 MHz)
• Simple control logic for easy depth expansion
• JTAG 1149.1 compatible test access port
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
NEC |
24+ |
TSOP |
27 |
询价 | |||
RENESAS |
23+ |
/ |
2 |
全新原装正品现货,支持订货 |
询价 | ||
NEC |
24+ |
TSOP |
7500 |
绝对原装自家现货!真实库存!欢迎来电! |
询价 | ||
NEC |
06+ |
SOJ32 |
3560 |
全新原装进口自己库存优势 |
询价 | ||
NEC |
9816+ |
SOJ |
463 |
就找我吧!--邀您体验愉快问购元件! |
询价 | ||
RENESAS/瑞萨 |
2023+ |
BGA |
8635 |
一级代理优势现货,全新正品直营店 |
询价 | ||
NEC |
25+23+ |
BGA |
22447 |
绝对原装正品全新进口深圳现货 |
询价 | ||
NEC |
23+ |
SOJ |
8560 |
受权代理!全新原装现货特价热卖! |
询价 | ||
RENESAS/瑞萨 |
23+ |
BGA |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
RENESAS/瑞萨 |
21+ |
BGA |
8000 |
全新原装 公司现货 价格优 |
询价 |