首页>UPD45128841G5-A10B-9JF>规格书详情

UPD45128841G5-A10B-9JF中文资料瑞萨数据手册PDF规格书

UPD45128841G5-A10B-9JF
厂商型号

UPD45128841G5-A10B-9JF

功能描述

128M-bit Synchronous DRAM 4-bank, LVTTL

文件大小

1.10737 Mbytes

页面数量

92

生产厂商 Renesas Electronics America
企业简称

NEC瑞萨

中文名称

日本瑞萨电子株式会社官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-5-24 8:08:00

人工找货

UPD45128841G5-A10B-9JF价格和库存,欢迎联系客服免费人工找货

UPD45128841G5-A10B-9JF规格书详情

Description

The µPD45128441, 45128841, 45128163 are high-speed 134,217,728-bit synchronous dynamic random-access memories, organized as 8,388,608 × 4 × 4, 4,194,304 × 8 × 4, 2,097,152 × 16 × 4 (word × bit × bank), respectively.

The synchronous DRAMs achieved high-speed data transfer using the pipeline architecture.

All inputs and outputs are synchronized with the positive edge of the clock.

The synchronous DRAMs are compatible with Low Voltage TTL (LVTTL).

These products are packaged in 54-pin TSOP (II).

Features

• Fully Synchronous Dynamic RAM, with all signals referenced to a positive clock edge

• Pulsed interface

• Possible to assert random column address in every cycle

• Quad internal banks controlled by BA0(A13) and BA1(A12)

• Byte control (×16) by LDQM and UDQM

• Programmable Wrap sequence (Sequential / Interleave)

• Programmable burst length (1, 2, 4, 8 and full page)

• Programmable /CAS latency (2 and 3)

• Automatic precharge and controlled precharge

• CBR (Auto) refresh and self refresh

• ×4, ×8, ×16 organization

• Single 3.3 V ± 0.3 V power supply

• LVTTL compatible inputs and outputs

• 4,096 refresh cycles / 64 ms

• Burst termination by Burst stop command and Precharge command

供应商 型号 品牌 批号 封装 库存 备注 价格
NEC
24+
TSOP
22055
郑重承诺只做原装进口现货
询价
NEC
21+
SOP
724
原装现货假一赔十
询价
NEC
2023+
TSOP
8800
正品渠道现货 终端可提供BOM表配单。
询价
NEC
84+
DIP16
2245
全新原装进口自己库存优势
询价
NEC
24+
NA/
3328
原厂直销,现货供应,账期支持!
询价
ELPIDA
2016+
TSOP
9000
只做原装,假一罚十,公司可开17%增值税发票!
询价
NEC
24+
SOP
8000
只做自己库存,全新原装进口正品假一赔百,可开13%增
询价
NEC
24+
TSOP
8540
只做原装正品现货或订货假一赔十!
询价
NEC
17+
DIP16
9988
只做原装进口,自己库存
询价
NEC
23+
NA
2176
专做原装正品,假一罚百!
询价