首页>UPD45128163G5-A10-9JF>规格书详情

UPD45128163G5-A10-9JF中文资料瑞萨数据手册PDF规格书

UPD45128163G5-A10-9JF
厂商型号

UPD45128163G5-A10-9JF

功能描述

128M-bit Synchronous DRAM 4-bank, LVTTL

文件大小

1.10737 Mbytes

页面数量

92

生产厂商 Renesas Electronics America
企业简称

NEC瑞萨

中文名称

日本瑞萨电子株式会社官网

原厂标识
NEC
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-8-2 10:24:00

人工找货

UPD45128163G5-A10-9JF价格和库存,欢迎联系客服免费人工找货

UPD45128163G5-A10-9JF规格书详情

描述 Description

The µPD45128441, 45128841, 45128163 are high-speed 134,217,728-bit synchronous dynamic random-access memories, organized as 8,388,608 × 4 × 4, 4,194,304 × 8 × 4, 2,097,152 × 16 × 4 (word × bit × bank), respectively.

The synchronous DRAMs achieved high-speed data transfer using the pipeline architecture.

All inputs and outputs are synchronized with the positive edge of the clock.

The synchronous DRAMs are compatible with Low Voltage TTL (LVTTL).

These products are packaged in 54-pin TSOP (II).

特性 Features

• Fully Synchronous Dynamic RAM, with all signals referenced to a positive clock edge

• Pulsed interface

• Possible to assert random column address in every cycle

• Quad internal banks controlled by BA0(A13) and BA1(A12)

• Byte control (×16) by LDQM and UDQM

• Programmable Wrap sequence (Sequential / Interleave)

• Programmable burst length (1, 2, 4, 8 and full page)

• Programmable /CAS latency (2 and 3)

• Automatic precharge and controlled precharge

• CBR (Auto) refresh and self refresh

• ×4, ×8, ×16 organization

• Single 3.3 V ± 0.3 V power supply

• LVTTL compatible inputs and outputs

• 4,096 refresh cycles / 64 ms

• Burst termination by Burst stop command and Precharge command

供应商 型号 品牌 批号 封装 库存 备注 价格
NEC
2016+
TSOP54
6528
只做进口原装现货!或订货,假一赔十!
询价
NEC
24+
TSOP
9
询价
NEC
20+
TSOP54
2960
诚信交易大量库存现货
询价
NEC
2402+
TSOP
8324
原装正品!实单价优!
询价
NEC
24+
TSOP
9600
原装现货,优势供应,支持实单!
询价
NEC
22+
TSOP
18000
只做全新原装,支持BOM配单,假一罚十
询价
ELPIDA
23+
TSOP54
50000
全新原装正品现货,支持订货
询价
NEC
2025+
TSOP
3685
全新原厂原装产品、公司现货销售
询价
NEC
24+
TSSOP
20000
全新原厂原装,进口正品现货,正规渠道可含税!!
询价
NEC
99+
TSSOP5
2100
全新原装进口自己库存优势
询价