首页>UPD44325364BF5-E33-FQ1>规格书详情
UPD44325364BF5-E33-FQ1中文资料瑞萨数据手册PDF规格书
相关芯片规格书
更多- UPD44325184F5-E33-EQ2
- UPD44325184F5-E50-EQ2
- UPD44325362F5-E50-EQ2
- UPD44325362F5-E40-EQ2
- UPD44325184F5-E40-EQ2
- UPD44325184F5-E50-EQ2-A
- UPD44325184F5-E37-EQ2-A
- UPD44325184F5-E40-EQ2-A
- UPD44325362F5-E50-EQ2-A
- UPD44325362F5-E40-EQ2-A
- UPD44325362-A
- UPD44325362B
- UPD44325362BF5-E33-FQ1
- UPD44325362BF5-E33-FQ1-A
- UPD44325362BF5-E35-FQ1
- UPD44325362BF5-E35-FQ1-A
- UPD44325362BF5-E40-FQ1
- UPD44325362BF5-E40-FQ1-A
UPD44325364BF5-E33-FQ1规格书详情
特性 Features
• 1.8 ± 0.1 V power supply
• 165-pin PLASTIC BGA (15 x 17)
• HSTL interface
• PLL circuitry for wide output data valid window and future frequency scaling
• Separate independent read and write data ports with concurrent transactions
• 100 bus utilization DDR READ and WRITE operation
• Four-tick burst for reduced address frequency
• Two input clocks (K and K#) for precise DDR timing at clock rising edges only
• Two output clocks (C and C#) for precise flight time
and clock skew matching-clock and data delivered together to receiving device
• Internally self-timed write control
• Clock-stop capability. Normal operation is restored in 20 μs after clock is resumed.
• User programmable impedance output (35 to 70 Ω)
• Fast clock cycle time : 3.3 ns (300 MHz) , 3.5 ns (287MHz) , 4.0 ns (250 MHz) , 5.0 ns (200 MHz)
• Simple control logic for easy depth expansion
• JTAG 1149.1 compatible test access port
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
NEC |
24+ |
NA/ |
3831 |
原装现货,当天可交货,原型号开票 |
询价 | ||
NEC |
23+ |
SOJ36 |
20000 |
全新原装假一赔十 |
询价 | ||
RENESAS |
25+23+ |
BGA |
25534 |
绝对原装正品全新进口深圳现货 |
询价 | ||
NEC |
23+ |
SOJ |
7000 |
绝对全新原装!100%保质量特价!请放心订购! |
询价 | ||
NEC |
22+ |
SOJ36 |
5000 |
全新原装现货!价格优惠!可长期 |
询价 | ||
NEC |
24+ |
SOJ |
17500 |
郑重承诺只做原装进口现货 |
询价 | ||
N/A |
24+ |
N/A |
5000 |
全新原装正品,现货销售 |
询价 | ||
SHINKOPTELTD |
24+ |
92 |
询价 | ||||
RENE |
2447 |
BGA |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 | ||
NEC |
24+/25+ |
157 |
原装正品现货库存价优 |
询价 |