首页>UPD44165364BF5-E35-EQ3-A>规格书详情
UPD44165364BF5-E35-EQ3-A中文资料瑞萨数据手册PDF规格书
相关芯片规格书
更多- UPD44165362F5-E60-EQ1
- UPD44165184F5-E50-EQ1
- UPD44165184F5-E60-EQ1
- UPD44165362F5-E50-EQ1
- UPD44165362F5-E75-EQ1
- UPD44165364A-A
- UPD44165364AF5-E33-EQ2-A
- UPD44165364AF5-E40-EQ2-A
- UPD44165364AF5-E50-EQ2-A
- UPD44165364B
- UPD44165364BF5-E33-EQ3
- UPD44165364BF5-E33-EQ3-A
- UPD44165364BF5-E35-EQ3
- UPD44165362A-A
- UPD44165362AF5-E40-EQ2-A
- UPD44165362AF5-E50-EQ2-A
- UPD44165362B
- UPD44165362BF5-E33-EQ3
UPD44165364BF5-E35-EQ3-A规格书详情
特性 Features
• 1.8 ± 0.1 V power supply
• 165-pin PLASTIC BGA (13 x 15)
• HSTL interface
• PLL circuitry for wide output data valid window and future frequency scaling
• Separate independent read and write data ports with concurrent transactions
• 100 bus utilization DDR READ and WRITE operation
• Four-tick burst for reduced address frequency
• Two input clocks (K and K#) for precise DDR timing at clock rising edges only
• Two output clocks (C and C#) for precise flight time
and clock skew matching-clock and data delivered together to receiving device
• Internally self-timed write control
• Clock-stop capability. Normal operation is restored in 20 μs after clock is resumed.
• User programmable impedance output (35 to 70 Ω)
• Fast clock cycle time : 3.3 ns (300 MHz), 3.5 ns (287 MHz), 4.0 ns (250 MHz), 5.0 ns (200 MHz)
• Simple control logic for easy depth expansion
• JTAG 1149.1 compatible test access port
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
NEC |
22+ |
QFP |
17800 |
原装正品 |
询价 | ||
NEC |
25+ |
30000 |
代理全新原装现货,价格优势 |
询价 | |||
NEC |
0423+ |
TSSOP32 |
1080 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
NEC |
24+ |
BGA1513 |
94 |
询价 | |||
NEC |
2402+ |
BGA |
8324 |
原装正品!实单价优! |
询价 | ||
NEC |
2025+ |
TSSOP |
3750 |
全新原厂原装产品、公司现货销售 |
询价 | ||
NEC |
22+ |
BGA |
1000 |
全新原装现货!自家库存! |
询价 | ||
NEC |
08+ |
TSSOP |
10 |
现货 |
询价 | ||
RENESAS |
23+ |
QFP |
3725 |
原厂原装正品 |
询价 | ||
NEC |
25+23+ |
BGA |
39009 |
绝对原装正品全新进口深圳现货 |
询价 |


