首页>UPD44165182BF5-E50-EQ3>规格书详情
UPD44165182BF5-E50-EQ3中文资料瑞萨数据手册PDF规格书
相关芯片规格书
更多- UPD44165182AF5-E40-EQ2-A
- UPD44165182AF5-E50-EQ2-A
- UPD44165182A-A
- UPD44165182B
- UPD44165182BF5-E33-EQ3
- UPD44165182BF5-E33-EQ3-A
- UPD44165182BF5-E35-EQ3
- UPD44165182BF5-E35-EQ3-A
- UPD44165182BF5-E40-EQ3
- UPD44165182BF5-E40-EQ3-A
- UPD44165092BF5-E50-EQ3
- UPD44165092BF5-E50-EQ3-A
- UPD44165094BF5-E40-EQ3
- UPD44165094BF5-E40-EQ3-A
- UPD44165094BF5-E33-EQ3
- UPD44165094BF5-E33-EQ3-A
- UPD44165094BF5-E35-EQ3
- UPD44165094BF5-E35-EQ3-A
UPD44165182BF5-E50-EQ3规格书详情
特性 Features
• 1.8 ± 0.1 V power supply
• 165-pin PLASTIC BGA (13 x 15)
• HSTL interface
• PLL circuitry for wide output data valid window and future frequency scaling
• Separate independent read and write data ports with concurrent transactions
• 100 bus utilization DDR READ and WRITE operation
• Two-tick burst for low DDR transaction size
• Two input clocks (K and K#) for precise DDR timing at clock rising edges only
• Two output clocks (C and C#) for precise flight time and clock skew matching-clock
and data delivered together to receiving device
• Internally self-timed write control
• Clock-stop capability. Normal operation is restored in 20 μs after clock is resumed.
• User programmable impedance output (35 to 70 Ω)
• Fast clock cycle time : 3.3 ns (300 MHz), 3.5 ns (287 MHz), 4.0 ns (250 MHz), 5.0 ns (200 MHz)
• Simple control logic for easy depth expansion
• JTAG 1149.1 compatible test access port
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
NEC |
24+ |
BGA+ |
3000 |
全新原装现货 优势库存 |
询价 | ||
SAMSUNG |
2016+ |
BGA |
6528 |
只做进口原装现货!或订货,假一赔十! |
询价 | ||
NEC |
22+23+ |
BGA |
8000 |
新到现货,只做原装进口 |
询价 | ||
原装 |
25+23+ |
BGA |
18184 |
绝对原装正品全新进口深圳现货 |
询价 | ||
NEC |
FBGA |
1445 |
正品原装--自家现货-实单可谈 |
询价 | |||
NEC |
2022 |
BGA |
2300 |
原装现货,诚信经营! |
询价 | ||
NEC |
2402+ |
BGA |
8324 |
原装正品!实单价优! |
询价 | ||
NEC |
22+ |
BGA |
1000 |
全新原装现货!自家库存! |
询价 | ||
NEC |
24+ |
BGA |
56 |
询价 | |||
NEC |
24+ |
BGA |
5000 |
全新原装正品,现货销售 |
询价 |