首页>TXMC639>规格书详情

TXMC639中文资料TEWS数据手册PDF规格书

TXMC639
厂商型号

TXMC639

功能描述

Reconfigurable FPGA with 16 x 16 bit Analog Input

文件大小

336.54 Kbytes

页面数量

3

生产厂商

TEWS

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-8-11 11:03:00

人工找货

TXMC639价格和库存,欢迎联系客服免费人工找货

TXMC639规格书详情

Application Information

The TXMC639 is a standard single-width Switched

Mezzanine Card (XMC) compatible module providing

a user configurable FPAG (AMD KintexTM 7) with up

to 16 differential ADC input channels and up to 8

single ended DAC output channels.

The TXMC639 ADC input channels are based on the

Octal 16-Bit 1.5Msps Differential LTC2320-16 ADC.

The TXMC639-11R provides 16, the TXMC639-10R

8 ADC channels. Each channel has a resolution of 16

bit and can operate at up to 1.5 Msps. The analog

input circuit is designed to configurable differential

input voltages ranges of ±20.57 V, ±10.28 V or ±5.14

V.

The TXMC639 DAC output channels are based on

the Dual 16bit AD5547 DAC. The TXMC639-11R

provides 8, the TXMC639-10R 4 DAC channels. Each

DAC output is designed as a configurable singleended

bipolar analog output. Output voltage is

configurable as ±10.0 V, ±5.0 V or ±2.5 V.

32 ESD-protected TTL lines provide a flexible digital

interface. All I/O lines are individually programmable

either as input or output. Input I/O lines are tri-stated

and could be used with the on-board pull up or as tristated

output. Each TTL I/O line has a pull resistor

sourced by a common pull voltage. The pull voltage

level is selectable to be either +3.3 V, +5.0 V or GND.

16 of these ESD-protected TTL lines can be switched

between TTL interface and RS422 interface.

Switching is done via the Board Configuration

Controller (BCC). All 8 RS422 transceivers have

individual internal switchable terminations.

For customer specific I/O extension or inter-board

communication, the TXMC639 provides 64 FPGA

I/Os on P14 and 4 FPGA Multi-Gigabit-Transceiver

on P16. P14 I/O lines can be configured as 64 single

ended LVCMOS25 or as 32 differential LVDS25

interface in accordance with TEWS CMC modules.

The User FPGA is connected to a 1GB, 32 bit wide

DDR3L SDRAM. The SDRAM-interface uses an

internal Memory Controller and is routed to a HP bank

of User FPGA KintexTM 7.

The TXMC639 is delivered with an FPGA Board

Reference Design (BRD). This is the standard

content of the serial configuration SPI flash, and is

loaded into the user FPGA by default after power up.

The User FPGA can also be configured via the onboard

Board Configuration Controller (BCC) or via

JTAG interface using a AMD programmer. For full

PCIe specification compliance the AMD Tandem

Configuration Feature is supported. The SPI flash

device is in-system programmable. Also an in-circuit

debugging option is available via a JTAG header for

real-time debugging of the User FPGA design.

User applications for the TXMC639 with KintexTM 7

FPGA can be developed using the design software

Vivado Design Suite. A full (non-webpack) license for

the Vivado Design Suite design tool is required, due

to FPGA density.

供应商 型号 品牌 批号 封装 库存 备注 价格
ST/意法
22+
N
30000
十七年VIP会员,诚信经营,一手货源,原装正品可零售!
询价
INTEL
2447
SMD
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
询价
WALSIN/华新科
23+
QFN
50000
全新原装正品现货,支持订货
询价
ST
22+
TO-220
25000
只做原装进口现货,专注配单
询价
Intel
15+
8334
全新进口原装
询价
GSMTRANSMIT
1950+
QFN
6852
只做原装正品现货!或订货假一赔十!
询价
ST
05+
原厂原装
550
只做全新原装真实现货供应
询价
INTEL
18+
SMD
32881
全新原装现货,可出样品,可开增值税发票
询价
ST
24+
TO-220AB
907
询价
INTEL/英特尔
24+
SMD
9600
原装现货,优势供应,支持实单!
询价