首页>TPMC634-DOC>规格书详情

TPMC634-DOC中文资料TEWS数据手册PDF规格书

TPMC634-DOC
厂商型号

TPMC634-DOC

功能描述

Re-Configurable FPGA with 64 TTL I/O / 32 Diff. I/O

文件大小

354.2 Kbytes

页面数量

2

生产厂商 TEWS Technologies GmbH
企业简称

TEWS

中文名称

TEWS Technologies GmbH官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-6-26 18:30:00

人工找货

TPMC634-DOC价格和库存,欢迎联系客服免费人工找货

TPMC634-DOC规格书详情

Application Information

The TPMC634 is a standard single-width PMC module providing a user configurable Xilinx XC6SLX25 Spartan-6 FPGA.

The TPMC634-10R provides 64 ESD-protected TTL lines using TTL compatible buffers. The TPMC634-11R provides 32 differential I/O lines using ESD-protected EIA-422 / EIA-485 compatible line transceivers. The TPMC634-12R provides a mix of 16 differential EIA-422 / EIA-485 I/O lines and 32 TTL I/O lines. The TPMC634-13R provides 32 differential I/O lines using M-LVDS line transceivers. The TPMC634-14R provides a mix of 16 differential M-LVDS I/O lines and 32 TTL I/O lines.

All I/O lines are individually programmable as input or output. The receivers are always enabled. This allows reading the state of each I/O line at any time (monitoring I/O lines configured as outputs).

Each TTL I/O line has an on-board pull resistor to a common/shared reference. The pull resistor reference is configurable by an on-board rotary switch to 3.3V, 5V or GND. The differential I/O lines have on-board termination resistors.

The User FPGA is auto-configurable by an on-board serial SPI Flash. Both the User FPGA and the SPI flash for User FPGA configuration are in-system-programmable via the PCI bus. An on-board JTAG header provides access to the user FPGA JTAG port.

PCI configuration space parameters are configurable by an on-board serial EEPROM.

供应商 型号 品牌 批号 封装 库存 备注 价格
TECH PUBLIC(台舟)
2024+
SOT-23L
500000
诚信服务,绝对原装原盘
询价
TECH PUBLIC(台舟)
23+
SOT-23L
4485
10年专业做电源IC/原装现货库存
询价
TEWS
22+
NA
500000
万三科技,秉承原装,购芯无忧
询价
TECH PUBLIC
24+
con
10000
查现货到京北通宇商城
询价
24+
N/A
58000
一级代理-主营优势-实惠价格-不悔选择
询价
TECH PUBLIC
24+
con
2500
优势库存,原装正品
询价