首页>TPMC632-DOC>规格书详情

TPMC632-DOC中文资料TEWS数据手册PDF规格书

PDF无图
厂商型号

TPMC632-DOC

功能描述

Reconfigurable FPGA with 64 TTL I/O / 32 Diff. I/O

文件大小

250.91 Kbytes

页面数量

3

生产厂商

TEWS

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-11-21 11:39:00

人工找货

TPMC632-DOC价格和库存,欢迎联系客服免费人工找货

TPMC632-DOC规格书详情

Application Information

The TPMC632 is a standard single-width 32 bit PMC module providing a user configurable XC6SLX45T-2 or XC6SLX100T-2 Spartan-6 FPGA. The integrated Spartan-6’s PCIe Endpoint Block is connected to a PCIe-to-PCI Bridge which routed to the PMC PCI Interface.

Different variants of the TPMC632 provide ESD-protected TTL lines, ESD-protected differential I/O lines and differential Multipoint-LVDS lines. Also combination of 32 TTL and 16 differential I/O lines are supported.

All lines are individually programmable as input, output or tri-state. The receivers are always enabled, which allows determining the state of each I/O line at any time. This can be used as read back function for lines configured as outputs. Each TTL I/O line has a pull resistor. The pull voltage level is selectable to be either +3.3V, +5V and additionally GND. The differential I/O lines are terminated by 120Ω resistors and the differential Multipoint-LVDS lines are terminated by 100Ω resistors.

The FPGA is connected to a 128 Mbytes, 16 bit wide DDR3 SDRAM. The SDRAM-interface uses a hardwired internal Memory Controller Block of the Spartan-6.

The FPGA is configured by a platform flash or SPI flash. Both configuration flashes are in-system programmable. An in-circuit debugging option is available via a JTAG header for read back and real-time debugging of the FPGA design (using Xilinx “ChipScope”).

The TPMC632 provides front panel I/O via a HD68 SCSI-3 type connector and rear panel I/O via P14.

User applications for the TPMC632 with XC6SLX45T-2 FPGA can be developed using the design software ISE WebPACK which can be downloaded free of charge from www.xilinx.com. The larger FPGA densities require a full licensed ISE Design Suite.

TEWS offers an FPGA Development Kit (TPMC632-FDK) which consists of well documented basic example design. It includes an .ucf file with all necessary pin assignments and basic timing constraints. The example design covers the main functionalities of the TPMC632. It implements a DMA capable PCIe endpoint with interrupt support, register mapping, DDR3 memory access and basic I/O. It comes as a Xilinx ISE project with source code and as a ready-to-download bitstream.

Please note: The basic example design requires the Embedded Development Kit (EDK), which is part of the Embedded or System Edition of the ISE Design Suite from Xilinx (downloadable from www.xilinx.com, a 30 day evaluation license is available).

Software Support (TDRV015-SW-xx) for different operating systems is available.

供应商 型号 品牌 批号 封装 库存 备注 价格
TECH PUBLIC(台舟)
23+
SOT-23L
4485
10年专业做电源IC/原装现货库存
询价
AVX
23+
SMD
11200
原厂授权一级代理、全球订货优势渠道、可提供一站式BO
询价
24+
N/A
58000
一级代理-主营优势-实惠价格-不悔选择
询价
AVX
2447
SMD
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
询价
AVX
22+
NA
3794
加我QQ或微信咨询更多详细信息,
询价
AVX
21+
SMD
45592
原装现货,样品可售
询价
TECH PUBLIC
24+
con
2500
优势库存,原装正品
询价
Kyocera AVX
24+
2917
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
原厂原包
24+
原装
38560
原装进口现货,工厂客户可以放款。17377264928微信同
询价
TECH PUBLIC
24+
con
10000
查现货到京北通宇商城
询价