首页>TPIC6A259NE.A>规格书详情
TPIC6A259NE.A中文资料德州仪器数据手册PDF规格书
TPIC6A259NE.A规格书详情
Low rDS(on) . . . 1 Ω Typ
Output Short-Circuit Protection
Avalanche Energy . . . 75 mJ
Eight 350-mA DMOS Outputs
50-V Switching Capability
Four Distinct Function Modes
Low Power Consumption
description
This power logic 8-bit addressable latch controls
open-drain DMOS-transistor outputs and is
designed for general-purpose storage applications
in digital systems. Specific uses include
working registers, serial-holding registers, and
decoders or demultiplexers. This is a multifunctional
device capable of operating as eight
addressable latches or an 8-line demultiplexer
with active-low DMOS outputs. Each open-drain
DMOS transistor features an independent
chopping current-limiting circuit to prevent
damage in the case of a short circuit.
Four distinct modes of operation are selectable by
controlling the clear (CLR) and enable (G) inputs
as enumerated in the function table. In the
addressable-latch mode, data at the data-in (D)
terminal is written into the addressed latch. The
addressed DMOS-transistor output inverts the
data input with all unaddressed DMOS-transistor
outputs remaining in their previous states. In the
memory mode, all DMOS-transistor outputs
remain in their previous states and are unaffected
by the data or address inputs. To eliminate the
possibility of entering erroneous data in the latch,
enable G should be held high (inactive) while the
address lines are changing. In the 8-line
demultiplexing mode, the addressed output is
inverted with respect to the D input and all other
outputs are high. In the clear mode, all outputs are
high and unaffected by the address and data
inputs.
Separate power ground (PGND) and logic ground
(LGND) terminals are provided to facilitate
maximum system flexibility. All PGND terminals
are internally connected, and each PGND
terminal must be externally connected to the
power system ground in order to minimize
parasitic impedance. A single-point connection
between LGND and PGND must be made
externally in a manner that reduces crosstalk
between the logic and load circuits.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI |
23+ |
SOP24 |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
TI |
25+ |
SOIC (DW) |
6000 |
原厂原装,价格优势 |
询价 | ||
TI/德州仪器 |
22+ |
SOP |
20000 |
原装现货,实单支持 |
询价 | ||
TI(德州仪器) |
24+ |
SOP24300mil |
1493 |
原装现货,免费供样,技术支持,原厂对接 |
询价 | ||
TI/德州仪器 |
23+ |
SOP |
11200 |
原厂授权一级代理、全球订货优势渠道、可提供一站式BO |
询价 | ||
TI |
11+ |
SOP |
8000 |
全新原装,绝对正品现货供应 |
询价 | ||
TI/德州仪器 |
23+ |
DIP |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
TI |
2025+ |
SOIC-24 |
16000 |
原装优势绝对有货 |
询价 | ||
TI(德州仪器) |
23+ |
NA |
20094 |
正纳10年以上分销经验原装进口正品做服务做口碑有支持 |
询价 | ||
TI(德州仪器) |
2021+ |
8000 |
原装现货,欢迎询价 |
询价 |