首页>TPIC6A259DW.A>规格书详情

TPIC6A259DW.A中文资料德州仪器数据手册PDF规格书

TPIC6A259DW.A
厂商型号

TPIC6A259DW.A

功能描述

POWER LOGIC 8-BIT ADDRESSABLE LATCH

丝印标识

TPIC6A259

封装外壳

SOIC

文件大小

345.38 Kbytes

页面数量

17

生产厂商 Texas Instruments
企业简称

TI2德州仪器

中文名称

美国德州仪器公司官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-8-4 9:32:00

人工找货

TPIC6A259DW.A价格和库存,欢迎联系客服免费人工找货

TPIC6A259DW.A规格书详情

Low rDS(on) . . . 1 Ω Typ

Output Short-Circuit Protection

Avalanche Energy . . . 75 mJ

Eight 350-mA DMOS Outputs

50-V Switching Capability

Four Distinct Function Modes

Low Power Consumption

description

This power logic 8-bit addressable latch controls

open-drain DMOS-transistor outputs and is

designed for general-purpose storage applications

in digital systems. Specific uses include

working registers, serial-holding registers, and

decoders or demultiplexers. This is a multifunctional

device capable of operating as eight

addressable latches or an 8-line demultiplexer

with active-low DMOS outputs. Each open-drain

DMOS transistor features an independent

chopping current-limiting circuit to prevent

damage in the case of a short circuit.

Four distinct modes of operation are selectable by

controlling the clear (CLR) and enable (G) inputs

as enumerated in the function table. In the

addressable-latch mode, data at the data-in (D)

terminal is written into the addressed latch. The

addressed DMOS-transistor output inverts the

data input with all unaddressed DMOS-transistor

outputs remaining in their previous states. In the

memory mode, all DMOS-transistor outputs

remain in their previous states and are unaffected

by the data or address inputs. To eliminate the

possibility of entering erroneous data in the latch,

enable G should be held high (inactive) while the

address lines are changing. In the 8-line

demultiplexing mode, the addressed output is

inverted with respect to the D input and all other

outputs are high. In the clear mode, all outputs are

high and unaffected by the address and data

inputs.

Separate power ground (PGND) and logic ground

(LGND) terminals are provided to facilitate

maximum system flexibility. All PGND terminals

are internally connected, and each PGND

terminal must be externally connected to the

power system ground in order to minimize

parasitic impedance. A single-point connection

between LGND and PGND must be made

externally in a manner that reduces crosstalk

between the logic and load circuits.

供应商 型号 品牌 批号 封装 库存 备注 价格
TI
22+
24SOIC
9000
原厂渠道,现货配单
询价
TI(德州仪器)
23+
SOIC-24
15000
专业帮助客户找货 配单,诚信可靠!
询价
TI/德州仪器
22+
NA
35000
原装现货,假一罚十
询价
TI/德州仪器
22+
N/A
23716
现货,原厂原装假一罚十!
询价
TI
2511
SOP
3200
电子元器件采购降本 30%!盈慧通原厂直采,砍掉中间差价
询价
Texas Instruments(德州仪器)
24+
24-SOIC (0.295, 7.50mm Width)
690000
代理渠道/支持实单/只做原装
询价
24+
N/A
78000
一级代理-主营优势-实惠价格-不悔选择
询价
TI
11+
SOP
8000
全新原装,绝对正品现货供应
询价
TI
2023+
SOP24
5800
进口原装,现货热卖
询价
Texas Instruments
24+
24-SOIC
56200
一级代理/放心采购
询价