首页>TMS320C5515>规格书详情
TMS320C5515中文资料低功耗 C55x 定点 DSP- 高达 120MHz、USB、LDC 接口、FFT HWA、SAR ADC数据手册TI规格书

厂商型号 |
TMS320C5515 |
参数属性 | TMS320C5515 封装/外壳为196-LFBGA;包装为托盘;类别为集成电路(IC)的DSP(数字信号处理器);产品描述:IC DSP FIXED-POINT 196NFBGA |
功能描述 | 低功耗 C55x 定点 DSP- 高达 120MHz、USB、LDC 接口、FFT HWA、SAR ADC |
封装外壳 | 196-LFBGA |
制造商 | TI Texas Instruments |
中文名称 | 德州仪器 美国德州仪器公司 |
数据手册 | |
更新时间 | 2025-10-5 17:06:00 |
人工找货 | TMS320C5515价格和库存,欢迎联系客服免费人工找货 |
TMS320C5515规格书详情
描述 Description
The device is a member of TI's TMS320C5000™ fixed-point Digital Signal Processor (DSP) product family and is designed for low-power applications. The fixed-point DSP is based on the TMS320C55x™ DSP generation CPU processor core. The C55x™ DSP architecture achieves high performance and low power through increased parallelism and total focus on power savings. The CPU supports an internal bus structure that is composed of one program bus, one 32-bit data read bus and two 16-bit data read buses, two 16-bit data write buses, and additional buses dedicated to peripheral and DMA activity. These buses provide the ability to perform up to four 16-bit data reads and two 16-bit data writes in a single cycle. The device also includes four DMA controllers, each with 4 channels, providing data movement for 16-independent channel contexts without CPU intervention. Each DMA controller can perform one 32-bit data transfer per cycle, in parallel and independent of the CPU activity. The C55x CPU provides two multiply-accumulate (MAC) units, each capable of 17-bit x 17-bit multiplication and a 32-bit add in a single cycle. A central 40-bit arithmetic/logic unit (ALU) is supported by an additional 16-bit ALU. Use of the ALUs is under instruction set control, providing the ability to optimize parallel activity and power consumption. These resources are managed in the Address Unit (AU) and Data Unit (DU) of the C55x CPU. The C55x CPU supports a variable byte width instruction set for improved code density. The Instruction Unit (IU) performs 32-bit program fetches from internal or external memory and queues instructions for the Program Unit (PU). The Program Unit decodes the instructions, directs tasks to the Address Unit (AU) and Data Unit (DU) resources, and manages the fully protected pipeline. Predictive branching capability avoids pipeline flushes on execution of conditional instructions.The general-purpose input and output functions along with the 10-bit SAR ADC provide sufficient pins for status, interrupts, and bit I/O for LCD displays, keyboards, and media interfaces. Serial media is supported through two MultiMedia Card/Secure Digital (MMC/SD) peripherals, four Inter-IC Sound (I2S Bus™) modules, one Serial-Port Interface (SPI) with up to 4 chip selects, one I2C multi-master and slave interface, and a Universal Asynchronous Receiver/Transmitter (UART) interface. The device peripheral set includes an external memory interface (EMIF) that provides glueless access to asynchronous memories like EPROM, NOR, NAND, and SRAM, as well as to high-speed, high-density memories such as synchronous DRAM (SDRAM) and mobile SDRAM (mSDRAM). Additional peripherals include: a high-speed Universal Serial Bus (USB2.0) device mode only, and a real-time clock (RTC). This device also includes three general-purpose timers with one configurable as a watchdog timer, and an analog phase-locked loop (APLL) clock generator. In addition, the device includes a tightly-coupled FFT Hardware Accelerator. The tightly-coupled FFT Hardware Accelerator supports 8 to 1024-point (in power of 2) real and complex-valued FFTs. Furthermore, the device includes three integrated LDOs (DSP_LDO, ANA_LDO, and USB_LDO) to power different sections of the device. The DSP_LDO can provide 1.3 V or 1.05 V to the DSP core (CVDD), selectable on-the-fly by software as long as operating frequency ranges are observed. To allow for lowest power operation, the programmer can shutdown the internal DSP_LDO cutting power to the DSP core (CVDD) while an external supply provides power to the RTC (CVDDRTC and DVDDRTC). The ANA_LDO is designed to provide 1.3 V to the DSP PLL (VDDA_PLL), SAR, and power management circuits (VDDA_ANA). The USB_LDO provides 1.3 V to USB core digital (USB_VDD1P3) and PHY circuits (USB_VDDA1P3). The RTC alarm interrupt or the WAKEUP pin can re-enable the internal DSP_LDO and re-apply power to the DSP core. The device is supported by the industry’s award-winning eXpressDSP™, Code Composer Studio™ Integrated Development Environment (IDE), DSP/BIOS™, Texas Instruments’ algorithm standard, and the industry’s largest third-party network. Code Composer Studio IDE features code generation tools including a C Compiler and Linker, RTDX™, XDS100™, XDS510™, XDS560™ emulation device drivers, and evaluation modules. The device is also supported by the C55x DSP Library which features more than 50 foundational software kernels (FIR filters, IIR filters, FFTs, and various math functions) as well as chip support libraries.
特性 Features
• High-Performance, Low-Power, TMS320C55x™ Fixed-Point Digital Signal Processor
• 60-, 75-, 100-, 120-MHz Clock Rate
• Dual Multipliers [Up to 200 or 240 Million Multiply-Accumulates per Second (MMACS)]
• Three Internal Data/Operand Read Buses and Two Internal Data/Operand Write Buses
• Industrial Temperature Devices Available
• 320K Bytes Zero-Wait State On-Chip RAM, Composed of:
• 256K Bytes of Single-Access RAM (SARAM), 32 Blocks of 4K x 16-Bit
• 128K Bytes of Zero Wait-State On-Chip ROM (4 Blocks of 16K x 16-Bit)
• 16-/8-Bit External Memory Interface (EMIF) with Glueless Interface to:
• 8-/16-Bit NOR Flash
• SDRAM/mSDRAM (1.8-, 2.5-, 2.75-, and 3.3-V)
• Direct Memory Access (DMA) Controller
• Three 32-Bit General-Purpose Timers
• Two MultiMedia Card/Secure Digital (MMC/SD) Interfaces
• Serial-Port Interface (SPI) With Four Chip-Selects
• Four Inter-IC Sound (I2S Bus™) for Data Transport
• USB 2.0 Full- and High-Speed Device
• LCD Bridge With Asynchronous Interface
• 10-Bit 4-Input Successive Approximation (SAR) ADC
• Four Core Isolated Power Supply Domains: Analog, RTC, CPU and Peripherals, and USB
• Three integrated LDOs (DSP_LDO, ANA_LDO, and USB_LDO) to power the isolated domains: DSP Core, Analog, and USB Core, respectively
• On-Chip ROM Bootloader (RBL) to Boot From NAND Flash, NOR Flash, SPI EEPROM, SPI Serial Flash or I2C EEPROM
• Up to 26 General-Purpose I/O (GPIO) Pins (Multiplexed With Other Device Functions)
• 1.05-V Core (60 or 75 MHz), 1.8-V, 2.5-V, 2.75-V, or 3.3-V I/Os
• 1.3-V Core (100, 120 MHz), 1.8-V, 2.5-V, 2.75-V, or 3.3-V I/Os
技术参数
- 制造商编号
:TMS320C5515
- 生产厂家
:TI
- DSP MHz (Max)
:100
- CPU
:16-bit
- Operating system
:DSP/BIOS
- Rating
:Catalog
- Operating temperature range (C)
:-40 to 85
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI |
24+ |
NFBGA|196 |
70230 |
免费送样原盒原包现货一手渠道联系 |
询价 | ||
Texas |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
Texas Instruments |
23+ |
196-LFBGA |
3500 |
只做原装,假一赔十 |
询价 | ||
TI/德州仪器 |
24+ |
NFBGA |
7500 |
进口原装正品现货 假一赔十 |
询价 | ||
TI/德州仪器 |
22+ |
NFBGA |
18000 |
原装正品 |
询价 | ||
TI |
23+ |
BGA |
5000 |
全新原装,支持实单,非诚勿扰 |
询价 | ||
TI |
1725+ |
? |
14860 |
只做原装进口,假一罚十 |
询价 | ||
TI |
23+ |
BGA |
3200 |
公司只做原装,可来电咨询 |
询价 | ||
TEXAS INSTRUMENTS |
2022+ |
原厂原包装 |
8600 |
全新原装 支持表配单 中国著名电子元器件独立分销 |
询价 | ||
TI(德州仪器) |
2447 |
NFBGA-196(10x10) |
31500 |
184个/托盘一级代理专营品牌!原装正品,优势现货,长 |
询价 |