首页>TMS320C5504AZCH12>规格书详情
TMS320C5504AZCH12集成电路(IC)的DSP(数字信号处理器)规格书PDF中文资料

厂商型号 |
TMS320C5504AZCH12 |
参数属性 | TMS320C5504AZCH12 封装/外壳为196-LFBGA;包装为托盘;类别为集成电路(IC)的DSP(数字信号处理器);产品描述:IC DSP FIXED-POINT 196NFBGA |
功能描述 | TMS320C5504 Fixed-Point Digital Signal Processor |
丝印标识 | |
封装外壳 | NFBGA / 196-LFBGA |
文件大小 |
1.00857 Mbytes |
页面数量 |
144 页 |
生产厂商 | TI |
中文名称 | 德州仪器 |
网址 | |
数据手册 | |
更新时间 | 2025-10-4 22:59:00 |
人工找货 | TMS320C5504AZCH12价格和库存,欢迎联系客服免费人工找货 |
TMS320C5504AZCH12规格书详情
1.1 Features 12
• High-Performance, Low-Power, TMS320C55x™
Fixed-Point Digital Signal Processor
– 16.67-, 13.33-, 10-, 8.33-, 6.66-ns Instruction
Cycle Time
– 60-, 75-, 100-, 120-, 150-MHz Clock Rate
– One/Two Instructions Executed per Cycle
– Dual Multipliers [Up to 200, 240, or 300
Million Multiply-Accumulates per Second
(MMACS)]
– Two Arithmetic/Logic Units (ALUs)
– Three Internal Data/Operand Read Buses
and Two Internal Data/Operand Write Buses
– Software-Compatible With C55x Devices
– Industrial Temperature Devices Available
• 256K Bytes Zero-Wait State On-Chip RAM,
Composed of:
– 64K Bytes of Dual-Access RAM (DARAM),
8 Blocks of 4K x 16-Bit
– 192K Bytes of Single-Access RAM (SARAM),
24 Blocks of 4K x 16-Bit
• 128K Bytes of Zero Wait-State On-Chip ROM
(4 Blocks of 16K x 16-Bit)
• 4M x 16-Bit Maximum Addressable External
Memory Space (SDRAM/mSDRAM)
• 16-/8-Bit External Memory Interface (EMIF) with
Glueless Interface to:
– 8-/16-Bit NAND Flash, 1- and 4-Bit ECC
– 8-/16-Bit NOR Flash
– Asynchronous Static RAM (SRAM)
– 16-bit SDRAM/mSDRAM (1.8-, 2.5-, 2.75-, and
3.3-V)
• Direct Memory Access (DMA) Controller
– Four DMA With 4 Channels Each (16-
Channels Total)
• Three 32-Bit General-Purpose Timers
– One Selectable as a Watchdog and/or GP
• Two MultiMedia Card/Secure Digital (MMC/SD)
Interfaces
• Universal Asynchronous Receiver/Transmitter
(UART)
• Serial-Port Interface (SPI) With Four Chip-
Selects
• Master/Slave Inter-Integrated Circuit (I2C Bus™)
• Four Inter-IC Sound (I2S Bus™) for Data
Transport
• Device USB Port With Integrated 2.0 High-
Speed PHY that Supports:
– USB 2.0 Full- and High-Speed Device
• Real-Time Clock (RTC) With Crystal Input, With
Separate Clock Domain and Power Supply
• Four Core Isolated Power Supply Domains:
Analog, RTC, CPU and Peripherals, and USB
• Four I/O Isolated Power Supply Domains: RTC
I/O, EMIF I/O, USB PHY, and DVDDIO
• One integrated LDO (ANA_LDO) to power DSP
PLL (VDDA_PLL)
• Low-Power S/W Programmable Phase-Locked
Loop (PLL) Clock Generator
• On-Chip ROM Bootloader (RBL) to Boot From
NAND Flash, NOR Flash, SPI EEPROM, SPI
Serial Flash or I2C EEPROM
• IEEE-1149.1 (JTAG)
Boundary-Scan-Compatible
• Up to 26 General-Purpose I/O (GPIO) Pins
(Multiplexed With Other Device Functions)
• 196-Terminal Pb-Free Plastic BGA (Ball Grid
Array) (ZCH Suffix)
• 1.05-V Core (60 or 75 MHz), 1.8-V, 2.5-V, 2.75-V,
or 3.3-V I/Os
• 1.3-V Core (100, 120 MHz), 1.8-V, 2.5-V, 2.75-V,
or 3.3-V I/Os
• 1.4-V Core (150 MHz), 1.8-V, 2.5-V, 2.75-V or 3.3-
V I/Os
1.2 Applications
• Wireless Audio Devices (Headsets, Microphones, Speakerphones)
• Echo Cancellation Headphones
• Portable Medical Devices
• Voice Applications
• Industrial Controls
• Fingerprint Biometrics
• Software Defined Radio
1.3 Description
The device is a member of TI's TMS320C5000™ fixed-point Digital Signal Processor (DSP) product family
and is designed for low-power applications.
The fixed-point DSP is based on the TMS320C55x™ DSP generation CPU processor core. The C55x™
DSP architecture achieves high performance and low power through increased parallelism and total focus
on power savings. The CPU supports an internal bus structure that is composed of one program bus, one
32-bit data read bus and two 16-bit data read buses, two 16-bit data write buses, and additional buses
dedicated to peripheral and DMA activity. These buses provide the ability to perform up to four 16-bit data
reads and two 16-bit data writes in a single cycle. The device also includes four DMA controllers, each
with 4 channels, providing data movement for 16-independent channel contexts without CPU intervention.
Each DMA controller can perform one 32-bit data transfer per cycle, in parallel and independent of the
CPU activity.
The C55x CPU provides two multiply-accumulate (MAC) units, each capable of 17-bit x 17-bit
multiplication and a 32-bit add in a single cycle. A central 40-bit arithmetic/logic unit (ALU) is supported by
an additional 16-bit ALU. Use of the ALUs is under instruction set control, providing the ability to optimize
parallel activity and power consumption. These resources are managed in the Address Unit (AU) and Data
Unit (DU) of the C55x CPU.
The C55x CPU supports a variable byte width instruction set for improved code density. The Instruction
Unit (IU) performs 32-bit program fetches from internal or external memory and queues instructions for the
Program Unit (PU). The Program Unit decodes the instructions, directs tasks to the Address Unit (AU) and
Data Unit (DU) resources, and manages the fully protected pipeline. Predictive branching capability avoids
pipeline flushes on execution of conditional instructions.
Serial media is supported through two MultiMedia Card/Secure Digital (MMC/SD) peripherals, four Inter-IC
Sound (I2S Bus™) modules, one Serial-Port Interface (SPI) with up to 4 chip selects, one I2C multimaster
and slave interface, and a Universal Asynchronous Receiver/Transmitter (UART) interface.
The device peripheral set includes an external memory interface (EMIF) that provides glueless access to
asynchronous memories like EPROM, NOR, NAND, and SRAM, as well as to high-speed, high-density
memories such as synchronous DRAM (SDRAM) and mobile SDRAM (mSDRAM). Additional peripherals
include: a high-speed Universal Serial Bus (USB2.0) device mode only, and a real-time clock (RTC). This
device also includes three general-purpose timers with one configurable as a watchdog timer, and an
analog phase-locked loop (APLL) clock generator.
The device includes one integrated LDO (ANA_LDO) to provide regulated 1.3 V to the DSP PLL
(VDDA_PLL). Note: ANA_LDO can only provide a regulated 1.3 V. When the DSP PLL requires 1.4 V
(PLLOUT > 120 MHz), an external supply is required to supply 1.4 V to the DSP PLL (VDDA_PLL).
The device is supported by the industry’s award-winning eXpressDSP™, Code Composer Studio™
Integrated Development Environment (IDE), DSP/BIOS™, Texas Instruments’ algorithm standard, and the
industry’s largest third-party network. Code Composer Studio IDE features code generation tools including
a C Compiler and Linker, RTDX™, XDS100™, XDS510™, XDS560™ emulation device drivers, and
evaluation modules. The device is also supported by the C55x DSP Library which features more than 50
foundational software kernels (FIR filters, IIR filters, and various math functions) as well as chip support
libraries.
产品属性
- 产品编号:
TMS320C5504AZCH12
- 制造商:
Texas Instruments
- 类别:
集成电路(IC) > DSP(数字信号处理器)
- 系列:
TMS320C55x
- 包装:
托盘
- 类型:
定点
- 接口:
EBI/EMI,I²C,I²S,MMC/SD,SPI,UART/USART,USB
- 时钟速率:
120MHz
- 非易失性存储器:
ROM(128kB)
- 片载 RAM:
256kB
- 电压 - I/O:
1.8V,2.5V,2.8V,3.3V
- 电压 - 内核:
1.05V,1.30V
- 工作温度:
-10°C ~ 70°C(TC)
- 安装类型:
表面贴装型
- 封装/外壳:
196-LFBGA
- 供应商器件封装:
196-NFBGA(10x10)
- 描述:
IC DSP FIXED-POINT 196NFBGA
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI(德州仪器) |
24+ |
BGA-196 |
1036 |
深耕行业12年,可提供技术支持。 |
询价 | ||
TI/德州仪器 |
21+ |
NA |
12820 |
只做原装,质量保证 |
询价 | ||
Texas |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
TI |
2025+ |
nFBGA-196 |
16000 |
原装优势绝对有货 |
询价 | ||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
原厂授权代理,专注军工、汽车、医疗、工业、新能源! |
询价 | ||
TexasInstruments |
18+ |
ICDSPFIXED-POINT196NFBGA |
7500 |
公司原装现货/欢迎来电咨询! |
询价 | ||
TI(德州仪器) |
2447 |
NFBGA-196(10x10) |
31500 |
184个/托盘一级代理专营品牌!原装正品,优势现货,长 |
询价 | ||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
询价 | |||
TexasInstruments |
24+ |
196-NFBGA(10x10) |
66800 |
原厂授权一级代理,专注汽车、医疗、工业、新能源! |
询价 | ||
TI |
23+ |
nFBGA-196 |
420 |
原厂原装 |
询价 |